Title
Interface Control of AlGaN/SiC Heterojunction and Development of High-Current-Gain SiC-Based Bipolar Transistors

Author(s)
Miyake, Hiroki

Citation
Kyoto University (京都大学)

Issue Date
2012-03-26

URL
https://doi.org/10.14989/doctor.k16862

Type
Thesis or Dissertation

Textversion
author
Interface Control of AlGaN/SiC Heterojunction and Development of High-Current-Gain SiC-Based Bipolar Transistors

February 2012

Hiroki MIYAKE

Electronic Science and Engineering
Kyoto University
Abstract

In this thesis, SiC-based bipolar junction transistors (BJTs) are studied toward advanced high-power and low-loss switching applications. To realize high performance BJTs, this thesis focuses on the improvement of current gain that is one of the critical parameters determining the power loss in bipolar transistors. Device design, epitaxial growth, and device processing of SiC BJTs are investigated. Record-breaking current gain ($\beta > 250$) as well as record-high blocking voltage ($V_{CEO} > 17$ kV) in SiC BJTs are demonstrated. In addition, toward further improvement of current gain, an alternative device structure, III-N/SiC heterojunction bipolar transistors (HBTs), are proposed as next-generation power switches. To develop high-current-gain HBTs, growth of III-N on SiC as well as the interface control of III-N/SiC heterojunction are investigated. Fabrication process optimized for III-N/SiC HBTs is also established. With these efforts, the author demonstrates the first common-emitter-mode operation ($\beta > 10$) in AlGaN/SiC HBTs.

In Chapter 3, suppression of surface, interface, and bulk recombination in SiC BJTs are investigated to improve the current gain. The author proposes a novel deep-level-reduction process based on thermal oxidation to suppress the bulk recombination. Then impacts of surface passivation processes on the current gain of SiC BJTs are investigated. Using deposited-oxide passivation with post-deposition anneal in N$_2$O or NO, a high current gain $\beta$ of 73 – 102 is achieved due to the suppressed surface recombination, whereas BJTs having conventional thermally-grown oxides show a current gain $\beta$ of 50.

Moreover, continuous growth of emitter-base junction in SiC BJT structure is investigated to reduce the interface recombination. A record current gain $\beta$ of 257 at room temperature and 127 at 250°C are demonstrated in 4H-SiC BJTs, which is twice as high as the previous record gain. The results suggest that the combination of the surface passivation with deposited oxides annealed in NO, continuous epitaxial growth of the emitter-base junction, and deep-level-reduction process based on thermal oxidation dramatically improve the current gain. Toward further reduction of the surface recombination, SiC (000\bar{1}) C-face is utilized. The author achieves C-face BJTs showing the highest current gain $\beta$ of 439 among the SiC BJTs ever reported.

Furthermore, ultrahigh-voltage SiC BJTs with novel edge termination techniques featuring two-zone-junction termination extension and space-modulated guard rings are reported. The author achieved ON-resistance of 242 mΩcm$^2$, which is below the SiC unipolar limit,
as well as the open-base blocking voltage $V_{CEO}$ of $>17$ kV, which is the highest blocking voltage among any semiconductor switching devices.

In Chapter 4, growth of GaN on SiC off-axis surface and fabrication of GaN/SiC HBTs are presented. Crystal quality of GaN is evaluated by various characterization methods. The GaN layers grown on off-axis SiC showed step bunching due to the large off-angle of the substrates. It contributes to the annihilation of edge dislocations as revealed by XRD and TEM analysis. Hall-effect measurement shows the GaN layer has adequate electron mobility as well as carrier concentration, suggesting that the GaN on off-axis SiC substrate is applicable for the emitter of GaN/SiC HBTs.

Subsequently, the impact of base doping concentration on electronic properties of the GaN/SiC heterojunction and HBTs are investigated. By utilizing reduced doping of $1 \times 10^{18}$ cm$^{-3}$ instead of $1 \times 10^{19}$ cm$^{-3}$, tunneling current via interface traps is suppressed, resulting in significantly improved rectifying behavior in GaN/SiC heterojunction diodes. C-V characteristics revealed that the band lineup of GaN/SiC is type II with a potential barrier of $0.65-0.76$ eV. In accordance with diode characteristics, GaN/SiC HBTs show improved current gain by employing reduced base doping concentration. A common-base current gain $\alpha$ of $0.01-0.03$ is obtained in GaN/SiC HBTs.

Next, GaN/SiC HBTs with ultrathin (1–4.5 nm) AlN spacer layers at the n-GaN/p-SiC emitter junction are proposed in attempt to improve the electronic properties of GaN/SiC heterojunction. The insertion of AlN spacer is found to be promising in terms of electron injection efficiency due to the reduced potential barrier (0.46 eV–0.54 eV) to electron injection and smaller recombination via interface traps, resulting in an improved current gain $\alpha$ of $0.1–0.2$.

In Chapter 5, AlGaN/SiC HBTs with AlN/GaN short-period superlattice as a widegap emitter are proposed to obtain better electronic properties in III-N/SiC heterojunction. Crystal quality of AlGaN as well as the impact of Al composition on the electronic properties of AlGaN/SiC heterojunction and HBTs are evaluated. By utilizing Al composition of over 0.5, the band lineup of AlGaN/SiC can be controlled from type-II to type-I, and tunneling current via interface traps in AlGaN/SiC heterojunction is greatly suppressed, resulting in the first common-emitter mode operation with $\beta$ of 2.7 in the HBTs. Toward further improvement of current gain, the effects of n$^-$-SiC spacer between n-AlGaN and p-SiC, and p-SiC base width are also investigated. By utilizing 200 nm-thick n-SiC spacer and 250 nm-thick p-SiC base layer, an improved current gain $\beta$ of 13 was realized. Finally, trials of atomic control of AlGaN/SiC heterointerface is described toward high-current-gain AlGaN/SiC HBTs.

In Chapter 6, a summary of the present study as well as the future outlook are given.
Acknowledgements

This thesis was written based on the work done at Kyoto University, Japan, where I did my Ph.D. studies. During this time, many people supported and encouraged me in so many ways, and I would like to express my deep gratitude to all of them. First of all, I would like to express my most sincere gratitude to Professor Tsunenobu Kimoto for providing me the opportunity to accomplish this work and for his continuous guidance, invaluable advice, supervision, and ceaseless encouragement through fruitful discussions. And I am especially obliged to Associate Professor Jun Suda who from the outset provided me with many constructive, wonderful advice and stimulating comments as well as continuous encouragement and support on this work. Without their help, this thesis would not have been what it is now. I would also like to thank Professor Shizuo Fujita and Associate Professor Takashi Asano for their valuable advice and critical comments as well as suggestions through refereeing my Ph.D. thesis. I am also indebted to Assistant Professor Yusuke Nishi for valuable comments and supports in my daily work. For offering meaningful comments and suggestions on this work, I also wish to record my appreciation to Emeritus Professor Hiroyuki Matsunami.

I wish to express my cordial gratitude to Professor James A. Cooper at Purdue University, USA, for fruitful discussion and for giving me the opportunity of a research visit to West Lafayette through our collaboration. My thanks also go to Dr. Dallas Morisette, Mr. Steven Swandono, and Mr. Ashish Verma at Purdue University for their assistance in experiments as well as the great hospitality during my stay in Purdue. I also wish to record my appreciation to Dr. Anant Agarwal and Dr. Lin Cheng at CREE for fruitful discussion on SiC devices. Special thanks also go to Professor Carl-Mikael Zetterling at Royal Institute of Technology (KTH), Sweden, for meaningful discussions on SiC BJTs. I would also like to acknowledge Dr. Martin Domeij at TranSiC (now at Fairchild) for plenty of discussions.

I am very much obliged to Mr. Koichi Amari for introducing the research work on SiC BJTs and HBTs as well as his helpful suggestions. I would also like to express my deep appreciation to Dr. Masahiro Horita and Mr. Hironori Okumura for their experimental support of MBE and sharing meaningful time to discuss on crystal growth. I am also grateful to Mr. Takafumi Okuda and Mr. Hiroki Niwa for sharing fruitful time to discuss on SiC BJTs as well as supporting the fabrication of SiC BJTs. My special thanks also go to Dr. Katsunori Danno, Dr. Masato Noborio, Dr. Yuki Negoro and Mr. Yuki Nakano for their valuable comments and encouragements on my work.
Special thanks are also due to all the members of Semiconductor Science and Engineering Laboratory for offering valuable suggestion and kind supports, and sharing the precious time here in Kyoto: Dr. Atsushi Koizumi, Dr. Bernd Zippelius, Dr. Gan Feng, Dr. Giovanni Alfieri, Dr. Hironori Yoshioka, Mr. Toshihiko Hayashi Mr. Tsutomu Hori, Mr. Keiji Wada Mr. Katsuhiko Fukunaga, Mr. Kei Senga, Mr. Ryota Suzuki, Mr. Kazuki Yamaji, Mr. Toru Hiyoshi, Mr. Koutaro Kawahara, Mr. Yuichiro Nanen, Mr. Naoki Watanabe, Mr. Naoya Morioka, Mr. Shunsaku Ueta, Mr. Tatsuya Iwata, Mr. Yibo Zhang, Mr. Yuichiro Hayashi, Mr. Muneharu Kato, Mr. Ryohei Kikuchi, Mr. Ryouhei Kanno, Mr. Sho Sasaki, Mr. Daisuke Horie, Mr. Seigo Mori, Mr. Kouhei Adachi, Mr. Mitsuaki Kaneko, Mr. Naoki Kaji, Mr. Naoki Okimoto, and Mr. Shuhei Ichikawa. Also, I am grateful to secretaries, Ms. Yoriko Ohnaka and Ms. Mizuki Yamada for kindly supporting my daily work.

This work was supported in part by the Japan Society for the Promotion of Science through the Grant-in-Aid for Research Fellow and Scientific Research Grant 21226008. This work was also financially supported by the Ministry of Education, Culture, Sports, Science and Technology, Japan, through the Global Center of Excellence (G-COE) Program (C09) and by the Funding Program for World-Leading Innovative R&D on Science and Technology (FIRST Program).

Finally, I sincerely wish to thank my parents, my sister, and all of my friends for their understanding, support, and heartfelt encouragement.

February, 2012
Hiroki MIYAKE
# Contents

Abstract i

Acknowledgements iii

Contents v

**Chapter 1. Introduction** 1

1.1 Background 1

1.2 SiC Power Devices for High Energy Efficiency 2

1.2.1 Properties of SiC 2

1.2.2 Current Status of SiC Power Devices and Their Applications 5

1.3 SiC BJTs and Beyond: III-N/SiC HBTs 11

1.3.1 Advantages of SiC-Based Bipolar Transistors 11

1.3.2 Key Issues in SiC BJTs: How To Improve Current Gain ? 11

1.3.3 III-N/SiC HBTs as Next-Generation Power Switches 14

1.4 Aim of This Study and Outline of This Thesis 20

References 21

**Chapter 2. Experimental Details of Crystal Growth** 27

2.1 Introduction 27

2.2 Cold-Wall Chemical Vapor Deposition for SiC Epitaxy 27

2.2.1 System Configuration 29

2.2.2 High Temperature HCl Gas Etching 29

2.2.3 Growth Procedure for SiC Epitaxy 31

2.3 Plasma-Assisted Molecular Beam Epitaxy for III-N Epitaxy 35

2.3.1 System Configuration 35

2.3.2 In-situ Ga Deposition and Desorption Treatment 39

2.3.3 Growth Procedure for III-N Epitaxy 40

2.4 Summary 40

References 42
Chapter 3. Development of High-Current-Gain 4H-SiC Bipolar Junction Transistors

3.1 Introduction .................................................. 45
3.2 Key Issues for Achieving High-Current-Gain 4H-SiC BJTs ................. 45
  3.2.1 Device Design Considerations ................................ 47
  3.2.2 Process Considerations ...................................... 49
  3.2.3 Strategy for High-Current-Gain SiC BJTs ..................... 50
3.3 Device Structure and Fabrication Process ................................ 52
  3.3.1 Concept of Deep-Level-Reduction Process ..................... 52
3.4 Impact of Deposited Oxide Passivation on BJT Performance ............... 55
  3.4.1 Deposited Oxide Passivation and Post-Deposition Annealing ......... 55
  3.4.2 NO-Annealing Time Dependence ................................ 58
  3.4.3 Geometrical Effect ........................................... 58
3.5 Impact of n-SiC Passivation on BJT Performance ........................ 61
  3.5.1 Aim and Concept .............................................. 61
  3.5.2 Low-Doped n-SiC Passivation .................................. 62
  3.5.3 High-Temperature HCl Treatment ................................ 62
  3.5.4 Deep-Mesa Edge Termination for 1 kV SiC BJTs ................. 65
3.6 Impact of Continuous Epitaxy on BJT Performance ......................... 70
  3.6.1 Effect of Continuous Epitaxy .................................... 70
  3.6.2 High Temperature Characteristics ................................ 70
3.7 Utilization of (000$\bar{1}$) C-face for SiC BJTs .......................... 73
  3.7.1 Motivation ...................................................... 73
  3.7.2 Fabrication Process ........................................... 73
  3.7.3 Operation of SiC BJTs on (000$\bar{1}$) C-face ..................... 73
  3.7.4 High Temperature Characteristics .............................. 76
  3.7.5 Reliability ..................................................... 76
3.8 17 kV 4H-SiC BJTs with Low On-Resistance ............................ 79
  3.8.1 Motivation ...................................................... 79
  3.8.2 Design and Fabrication ......................................... 79
  3.8.3 Forward Characteristics ........................................ 81
  3.8.4 Reverse Characteristics ....................................... 83
3.9 Comparison with Reported BJTs ..................................... 86
3.10 Summary ......................................................... 86
References .......................................................... 90
Chapter 4. Growth of GaN on SiC Off-Axis Surface and Fabrication of GaN/SiC Heterojunction Bipolar Transistors 93

4.1 Introduction ................................................................. 93
4.2 Device Fabrication ......................................................... 94
4.3 MBE Growth of GaN on Off-Axis SiC ................................. 96
  4.3.1 Surface Morphology .................................................. 96
  4.3.2 XRD and TEM analysis .............................................. 98
  4.3.3 Photoluminescence .................................................. 100
  4.3.4 Hall Effect Measurement .......................................... 100
4.4 GaN/SiC Heterojunction Diodes ........................................ 103
  4.4.1 Band Offset at GaN/SiC Heterojunction ......................... 103
  4.4.2 Current Transport Properties of GaN/SiC Heterojunction ...... 105
  4.4.3 Carrier Injection Investigated by Electroluminescence .......... 108
4.5 GaN/SiC HBTs ............................................................... 110
  4.5.1 Impact of Base Doping Concentration on GaN/SiC HBT Performance 110
  4.5.2 Impact of SiC Polytype on GaN/SiC HBT Performance .......... 110
4.6 Effect of Ultrathin AlN Spacer on Electronic Properties of GaN/SiC Heterojunction Bipolar Transistors ...................... 112
  4.6.1 Motivation ............................................................. 112
  4.6.2 Device Fabrication .................................................. 113
  4.6.3 Impact of AlN Spacer Layer on Electronic Properties of GaN/SiC Heterojunction .................................................. 115
  4.6.4 Impact of N⁺ Pre-Irradiation on Electronic Properties of AlGaNSiC Heterojunction .................................................. 121
  4.6.5 Performance of GaN/AlN/SiC HBTs ................................ 124
4.7 Summary ..................................................................... 127
References ....................................................................... 128

Chapter 5. AlGaNSiC Heterojunction Bipolar Transistors featuring AlN/GaN Superlattice Emitter 131

5.1 Introduction ................................................................. 131
5.2 Device Fabrication ......................................................... 132
5.3 MBE Growth of AlN/GaN Short-Period Superlattice on Off-axis SiC 134
  5.3.1 Surface Morphology .................................................. 135
  5.3.2 XRD and TEM analysis .............................................. 138
  5.3.3 Cathodoluminescence ................................................ 138
  5.3.4 Hall Effect Measurement .......................................... 141
5.4 AlGaNSiC Heterojunction Diodes ......................................... 143
  5.4.1 Band Offset Control of AlGaNSiC Heterojunction ............... 143
  5.4.2 Current Transport Properties of AlGaNSiC Heterojunction .... 146
5.5 AlGaN/SiC HBTs ....................................................... 146
5.5.1 Common-Base Mode Operation .................................. 146
5.5.2 Common-Emitter Mode Operation ................................. 149
5.5.3 High Temperature Characteristics ................................. 149
5.5.4 Carrier Injection Investigated by Electroluminescence .......... 152
5.5.5 Effect of n-SiC Spacer Layer and p-SiC Base Width .............. 152
5.5.6 Discussion ......................................................... 155

5.6 Atomic Control of AlGaN/SiC Heterojunction and Its Impact on HBT Performance ................................................................. 157
5.6.1 Motivation ......................................................... 157
5.6.2 Device Fabrication ................................................. 159
5.6.3 Impact of Al, Ga Pre-Irradiation on AlGaN/SiC HBT Performance . 159
5.6.4 Impact of Si, C Pre-Irradiation on AlGaN/SiC HBT Performance . 162

5.7 Operation of AlN/SiC HBTs ........................................... 162
5.8 Summary ............................................................. 164
References ............................................................ 168

Chapter 6. Conclusions ................................................ 171
6.1 Conclusions ........................................................ 171
6.2 Future Outlook .................................................... 173
References ............................................................ 175

List of Publications .................................................. 177
Chapter 1

Introduction

1.1 Background

The success of the semiconductor industry over the last several decades traces back to the discovery of the transistor effect in 1947. With the subsequent development of semiconductor devices, notably, metal-oxide-semiconductor field-effect transistors (MOSFETs) in the late 1950s, semiconductor technology rapidly expanded beyond its bulky vacuum-tube origins due to the compact and advanced characteristics, and realized various kinds of electronic devices such as integrated circuits (ICs), large-scale integration (LSI), power transistors, and radio-frequency (RF) devices as well as optoelectronic devices such as light-emitting diodes (LEDs) and laser diodes (LDs). The advent of such devices has without any doubt transformed the way people live, creating modern societies and high standards of living. On the other hand, increased energy consumption and related CO$_2$ emission due to rapid economic growth have become serious areas of concern related to depletion of fossil fuels and global climate change. Thus, efficient use of energy and development of environmentally friendly devices have become increasingly important for achieving a sustainable society along with economic growth. Accordingly, a strong need has emerged for the development of low-loss, highly efficient semiconductor devices.

When it comes to the electronic devices, silicon (Si) has been widely used in modern semiconductor technology. Its application ranges from home applications such as personal computers and related electronic devices, to industrial applications such as motor control and electric power conversion, and the device structure changes from nano-scale, low-voltage transistors to large-scale, high-voltage power transistors according to their applications. Among these devices, power transistors which handle hundreds of amps play an important role in achieving high energy efficiency. At present, Si power MOSFETs or insulated-gate bipolar transistors (IGBTs) are employed as power switches. Although intensive efforts have been devoted to improving their performance, these devices are approaching a theoretical limit determined from the material properties of Si, so that there has been a strong need for next generation semiconductor materials which enable ultra-low loss switching and therefore
energy saving. To meet these demands, a wide bandgap semiconductor, silicon carbide (SiC), has become a promising candidate owing to its excellent properties.

1.2 SiC Power Devices for High Energy Efficiency

1.2.1 Properties of SiC

SiC is a group IV–IV compound semiconductor composed of tetrahedrally bonded silicon (Si) and carbon (C) atoms in a close-packed structure. Historically speaking, SiC has been used for polishing powders and heat-resistant coatings over about 100 years due to the excellent thermal and chemical stabilities thanks to the strong bonding of Si–C. At the same time, SiC has superior characteristics as a semiconductor material. The physical properties of SiC and other semiconductor materials such as Si, gallium arsenide (GaAs), gallium nitride (GaN), and aluminum nitride (AlN) are listed in Table 1.1. As shown in Table 1.1, SiC shows wide bandgap, high critical electric field, high thermal conductivity and high saturation velocity, making it an excellent material for high power, high temperature, and high frequency applications. Note that SiC has numerous crystal structures with the same chemical composition, which are so called polytypes, and the most popular and important polytypes for electronic device applications, namely 3C-, 4H-, and 6H-SiC, are chosen in Table 1.1. Here polytypes are represented by the number of Si–C bilayers in the unit cell and the crystal structure (C for cubic and H for hexagonal) according to the Ramsdell’s notation [1]. The polytypes are simply explained as follows: Considering the Si–C pair as a sphere, there are three possible occupation sites denoted by A, B, and C as shown in Fig. 1.1. For example, the B- or C-site bilayer can be placed on the A-site bilayer. Two simple stacking sequences are ABCABC... and ABAB..., so-called “zincblende (3C)” and “wurtzite (2H)” structures, respectively. More than 200 polytypes have been found in the case of SiC. The schematic structures of 3C-, 4H-, and 6H-SiC are shown in Fig. 1.2. The mechanical properties are almost invariant with polytype, whereas the electrical and optical properties drastically change with the polytype. Among 3C-, 4H-, and 6H-SiC, 4H-SiC is considered to be the most suitable polytype for power devices, because of a wider bandgap and high mobility. Compared with Si, which has been the mainstream semiconductor to date, the bandgap of 3.26 eV at room temperature (RT) is 3 times higher so that the low intrinsic carrier density is obtained in SiC. This feature makes it possible to operate SiC power devices at high temperatures above 500°C, whereas Si power devices are typically limited to 150°C. The breakdown electric field of 3 MV/cm is by a factor of 10 higher than that of Si, allowing the reduction of ON-resistance $R_{ON}$ in power devices, as discussed later. In addition, the high saturation drift velocity ($2 \times 10^7$ cm/s) enables devices to operate at high frequencies. Moreover, heat generated in devices by Joule heating can easily be transferred to a heat sink due to the high thermal conductivity of SiC (5 W/cmK). With those excellent material properties of 4H-SiC, power devices in 4H-SiC are expected to show several advantages
Table 1.1: Physical properties of GaN, AlN, SiC and most common other semiconductor materials.

<table>
<thead>
<tr>
<th>Properties</th>
<th>GaN</th>
<th>AlN</th>
<th>SiC</th>
<th>Si</th>
<th>GaAs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crystal structure</td>
<td>WZ</td>
<td>WZ</td>
<td>4H</td>
<td>6H</td>
<td>ZB</td>
</tr>
<tr>
<td>Lattice constant [Å]</td>
<td>3.189(^a) 5.186(^c)</td>
<td>3.112(^a) 4.982(^c)</td>
<td>3.081(^a) 10.05(^c)</td>
<td>3.081(^a) 15.12(^c)</td>
<td>4.36</td>
</tr>
<tr>
<td>Bandgap [eV]</td>
<td>3.42</td>
<td>6.0</td>
<td>3.26</td>
<td>3.02</td>
<td>2.3</td>
</tr>
<tr>
<td>Electron mobility [cm²/Vs]</td>
<td>900</td>
<td>400</td>
<td>1000(^{lc}) 1200(^{lc})</td>
<td>450(^{lc}) 100(^{lc})</td>
<td>1000</td>
</tr>
<tr>
<td>Hole mobility [cm²/Vs]</td>
<td>20</td>
<td>14</td>
<td>100</td>
<td>50</td>
<td>50</td>
</tr>
<tr>
<td>Electron saturation velocity [10⁷ cm/s]</td>
<td>2.7</td>
<td>1.9</td>
<td>2.2</td>
<td>1.9</td>
<td>2.7</td>
</tr>
<tr>
<td>Breakdown field [MV/cm]</td>
<td>3.3</td>
<td>1.5</td>
<td>3</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>Thermal conductivity [W/cmK]</td>
<td>1.3</td>
<td>2.9</td>
<td>4.9</td>
<td>4.9</td>
<td>4.9</td>
</tr>
<tr>
<td>Relative dielectric constant</td>
<td>9.5(^{lc}) 10.4(^{lc})</td>
<td>8.5(^*) 10.2(^{lc})</td>
<td>9.7(^{lc}) 10.2(^{lc})</td>
<td>9.7(^{lc}) 10.2(^{lc})</td>
<td>10</td>
</tr>
<tr>
<td>Conductivity control</td>
<td>△</td>
<td>△</td>
<td>○</td>
<td>○</td>
<td>△</td>
</tr>
<tr>
<td>Thermal oxide</td>
<td>×</td>
<td>×</td>
<td>○</td>
<td>○</td>
<td>○</td>
</tr>
<tr>
<td>Conductive wafer</td>
<td>△</td>
<td>△</td>
<td>○</td>
<td>○</td>
<td>△</td>
</tr>
<tr>
<td>Insulating wafer</td>
<td>△</td>
<td>△</td>
<td>○</td>
<td>○</td>
<td>×</td>
</tr>
</tbody>
</table>

WZ: Wurtzite   ZB: Zincblende   Dia.: Diamond
D.: Direct     I.D.: Indirect
○: Excellent   △: Fair       ×: Difficult
Sap.: Sapphire  SOI: Silicon on insulator

*The data of anisotropy reported are uncertain.*
Chapter 1. Introduction

Figure 1.1: Hexagonal close packing of Si–C pairs.

Figure 1.2: Stacking orders along \( c \)-axis for 3C, 4H, and 6H. Open and closed circles represent Si and C atoms, respectively.
1.2. SiC Power Devices for High Energy Efficiency

compared to those fabricated by Si and GaAs, as discussed in the following subsection. Although the research on SiC was limited because of the absence of high quality crystals, it has been accelerated after the two technological breakthroughs in crystal growth in 1980s. The first one was the development of a large-area bulk growth technique called “seeded sublimation” or “modified Lely method” [2]. This method has become a standard technique to grow high-quality and large-area 4H- and 6H-SiC bulk crystals through the optimization of furnace design and thermal distribution during growth. The size of commercially available 4H- and 6H-SiC wafers is 3 inch to 4 inch in diameter, and both low resistivity (about 0.015 Ωcm) and semi-insulating (over $10^5$ Ωcm) wafers are commercially available with high-quality (threading dislocation (TD) density is $\leq 10^4$ cm$^{-2}$). Furthermore, development of 6 inch (150 mm) wafer was demonstrated in 2010 [3].

The second breakthrough was the successful development of epitaxial growth on off-oriented 6H-SiC (0001) substrates by chemical vapor deposition (CVD) [4]. This technique is called “step-controlled epitaxy”, and its growth mechanism has been discussed in detail [5, 6]. By using step-controlled epitaxy concepts, device-quality epitaxial layers of 4H- and 6H-SiC can be obtained without any inclusions of other polytypes at growth temperatures of about 1500°C, which are over 300°C lower than previous methods. Both n- and p-type doping can be controlled in a wide range ($10^{14}$–$10^{19}$ cm$^{-3}$) by introducing N$_2$ for n-type and trimethylaluminum (TMA: Al(CH$_3$)$_3$) for p-type.

These two breakthroughs allowed us to develop the SiC-based power devices. In 1995, the first 1750 V Schottky barrier diodes (SBD) in SiC were demonstrated on the epilayer grown by step-controlled epitaxy [7]. The SiC SBDs showed very low ON-resistance far below Si unipolar limit. Subsequently, research on any kinds of diodes and transistors has been accelerated. 600 V-, 1200 V-class SBDs are now commercially available [7, 8], and intensive effort has been devoted to PiN diodes for over 5 kV application. 3-terminal transistors such as JFETs, MOSFETs, and BJTs are also studied for middle voltage (< 10 kV) application, and gate turn-off thyristors (GTOs) and IGBTs are also under development for ultra-high voltage (> 10 kV) application. The details will be discussed in the next section.

1.2.2 Current Status of SiC Power Devices and Their Applications

In power devices, breakdown voltage is one of the key parameters since they must stand high voltage operation without failure. When we assume the simple case of an abrupt one-dimensional junction in a uniformly doped semiconductor, the breakdown voltage $V_B$ is represented as the area of triangle shown in Fig. 1.3 and is described as:

$$V_B = \frac{E_B W_M}{2},$$

(1.1)

where $E_B$ is the breakdown electric field and $W_M$ the maximum width of depletion region. At the breakdown, the maximum depletion width is given by:
**Figure 1.3:** Distribution of electric field for Si and SiC abrupt one-dimensional junction at breakdown.
1.2. SiC Power Devices for High Energy Efficiency

\[ W_M = \frac{\varepsilon S E_B}{eN_B}, \tag{1.2} \]

where \( \varepsilon_S \) is the permittivity of the semiconductor, \( e \) the elementary charge, and \( N_B \) the doping concentration of the semiconductor. From Eq. 1.1 and Eq. 1.2, the breakdown voltage of semiconductor devices is expressed as:

\[ V_B = \frac{\varepsilon S E_B^2}{2eN_B}. \tag{1.3} \]

Equation 1.3 means that a high breakdown electric field and a low doping concentration are required to achieve the high breakdown voltage. Since SiC has a high breakdown electric field (about 3 MV/cm), a significantly higher breakdown voltage can be achieved for SiC with the same doping concentration as for Si.\(^1\)

Another key parameter is \( \text{ON} \)-resistance which determines \( \text{ON} \)-state loss in power semiconductor switches. For the forward bias condition (\( \text{ON} \)-state), the drift region behaves as a resistor in unipolar devices. The drift resistance \( (R_{\text{Drift}}) \) for unipolar devices can be calculated by [9]:

\[ R_{\text{Drift}} = \frac{4V_B^2}{\varepsilon S \mu E_B^3}, \tag{1.4} \]

where \( \mu \) is the carrier mobility in the semiconductor. Equation 1.4 tells that for a given breakdown voltage, the drift resistance is inversely proportional to the carrier mobility and the cube of breakdown field. In the unipolar device with an optimum structure, the drift resistance is the dominant component of the \( \text{ON} \)-resistance. Thus, a decrease in the drift resistance brings a significant reduction of power losses because a power device handles a large amount of current, resulting in high energy efficiency. Thanks to the high breakdown electric field of SiC, the design of SiC power devices with a thinner and more highly doped voltage-blocking layer can be accepted, resulting in more than 300 times lower drift resistance than Si devices with the same breakdown voltage.

In addition to above mentioned excellent nature of SiC, high thermal conductivity of SiC contributes to the quick elimination of heat produced by power losses, making it more durable against higher power losses from high current or high-frequency switching. Furthermore, SiC devices can operate at much higher temperature than Si and GaAs devices, owing to the wide bandgap and high thermal stability of SiC. Therefore, SiC is expected to realize much higher energy efficiency and much wider operating range than ever achieved with Si and GaAs, as shown in Fig. 1.4.

\(^1\) Similarly, a higher doping can be utilized for SiC for the same breakdown voltage, resulting in the reduced \( \text{ON} \)-resistance.
Figure 1.4: Possible range of operation for Si and SiC power devices.
1.2. SiC Power Devices for High Energy Efficiency

SiC Power Diodes

In Si power diodes, SBDs (unipolar diode) are widely used for 0 – 200 V applications. For high voltage application like 200 V – 6600 V, Si PiN diodes (bipolar diode) can be a better option since bipolar devices can show the lower ON-resistance due to the effect of so-called conductivity modulation (Fig. 1.5). During the operation of PiN diodes, minority carriers are injected to the lightly-doped drift region and exceed its impurity concentration. As a result, to meet the neutrality, majority carriers are also injected to the drift region therefore conductivity is modulated, resulting in the low resistance. One of the drawbacks of bipolar diode is slow switching speed since it deals with minority carries, resulting in the large power switching loss. Accordingly, Si PiN diodes are used for high voltage applications where the low ON-resistance is more important than the switching loss, as shown in Fig. 1.6.

In contrast to Si diodes, SiC SBDs can be used for 0 – 5 kV application, and PiN diodes can be used for 5 – 20 kV applications thanks to the excellent properties and thereby wider voltage rating of SiC devices. In the last decade, marked progress has been made in SiC technology for manufacturing power devices, and intensive studies on fundamentals of SiC SBDs [10] as well as on such practical issues as reliability [11] and scaling-up [12] have led to commercial production of 600 V- and 1.2 kV-class 4H-SiC SBDs [7, 8]. The superior switching behavior in SBDs (without reverse recovery observed in PiN diodes) and the simplification of the cooling system (due to lower switching loss for SBDs and higher thermal endurance of SiC devices) make them attractive for power modules needing power rectifiers.

SiC Power Transistors

While the first commercially available SiC power devices were SBDs, SiC power “switching” devices have also been investigated extensively. In Si power transistors, BJTs and GTOs were previously used for both low and high voltage switching, but later they are replaced with MOSFETs and IGBTs due to their superior performance such as fast switching and voltage-controlled, simple gate-drive circuits.

When it comes to SiC power transistors, IGBTs (or GTOs) cannot always be a good option since they need an additional voltage drop (∼2.7 V) caused by a built-in potential of pn junction, making them less attractive. Their application is limited to ultra-high voltage (>10 kV) range used for electric power supply or advanced electric grid.

Looking at low (<1.2 kV), middle (1.5–3 kV), and high voltage (>5 kV) range, where the Si power transistors are developed, not only SiC MOSFETs but also SiC JFETs and SiC BJTs seem to be a good choice. From the historical point of view, SiC MOSFETs seem to be an natural choice to replace Si MOSFETs. However, due to the poor quality of SiO₂/SiC interface in SiC MOSFETs, they were suffering from their low channel mobility and oxide unreliability. In response to this, the first developed transistor in SiC was JFET. JFETs do not require the gate oxide so that they are free from such gate oxide related
Chapter 1. Introduction

Carrier concentration

\[ N_{n-} \quad \text{and} \quad N_{p+} \]

\[ N_{n+} \quad = \quad n = p \]

Hole injection

Electron injection

Distance

Distance

\[ p^+ \quad n^+ \quad i(n^-) \]

\[ n^- \quad n^+ \]

(a) PiN diode

(b) Schottky diode

Figure 1.5: Carrier distribution profiles in (a) PiN diode and (b) Schottky barrier diode under forward bias condition.

Figure 1.6: Voltage rating of Si and SiC power devices.
problems as low channel mobility and oxide unreliability. One of the drawbacks of JFET is, however, normally-ON nature so that it requires additional complicate process to achieve normally-OFF operation. Taking into account such problems in making high performance MOSFETs or normally OFF JFETs, SiC BJTs have become more attractive candidates for power switching devices. The details will be described in the following section.

1.3 SiC BJTs and Beyond: III-N/SiC HBTs

1.3.1 Advantages of SiC-Based Bipolar Transistors

As described in the previous section, SiC BJTs are now recognized as attractive device structure to overcome the drawbacks of MOSFETs or JFETs. BJTs are normally OFF devices, and free from such oxide-related problems as low channel mobility and oxide-reliability issues. SiC power BJTs were first reported in the early 2000s [13, 14] and in the past 10 years, intensive efforts have been devoted to obtaining high performance BJTs. Fig. 1.7 illustrates the ON-resistance as a function of breakdown voltage reported so far [14–29], and now we can get high performance BJTs close to the SiC unipolar limit in a wide range of voltages. Attractive characteristics such as fast switching, low voltage drop BJTs have also been demonstrated [28, 29]. Although Si BJTs were replaced with Si MOSFETs or Si IGBTs because of their narrow safe operating area, SiC BJTs show no 2nd breakdown; therefore a large safe operating area can be obtained [30]. Unlike MOSFETs, BJTs are gate-oxide free so that high temperature operation is easier. Furthermore, degradation-free BJTs on low basal plane dislocation substrates have been demonstrated [31]. Therefore, high performance and robust BJTs are now available. The target of SiC BJTs are ranging from (1) low voltage (notably 1.2 kV) application such as inverters for hybrid/electric vehicle (HEV/EV) and solar cells to (2) middle voltage (notably 1.7/3.3 kV) application like train inverters or (3) high voltage (≈ 5 kV or higher) for industrial motor application (Table 1.2). In these applications, Si inverter modules based on Si PiN diodes and Si IGBTs are commonly used (an example with HV is illustrated in Fig. 1.8). If high performance SiC BJTs combined with SiC SBDs can replace them, high efficiency can be expected so that high fuel or energy efficient drive can be realized. In addition, low power loss operation or capability of high temperature operation make it enable to replace the bulky water cooling system with small air cooling. Thus, power modules with SiC BJTs can provide spacious, energy-friendly system.

1.3.2 Key Issues in SiC BJTs: How To Improve Current Gain?

As described in the previous section, SiC BJTs are very attractive candidates for high-power switching devices because of such characteristics as high breakdown voltage, low ON-resistance, and high current density. The first SiC power BJT showed the performance
Chapter 1. Introduction

Figure 1.7: Relationship between breakdown voltage and ON-resistance for major vertical 4H-SiC BJTs reported so far [14–29]. Dashed line denotes theoretical performance of either Si or SiC unipolar device, which are predicted by material properties.

Table 1.2: Major application of SiC power devices and their possible device structure based on voltage rating.

<table>
<thead>
<tr>
<th>Voltage Range</th>
<th>Voltage Rating</th>
<th>Major Application</th>
<th>Possible Device</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low</td>
<td>600/1200 V</td>
<td>AC, Solar Cells, HEV, EV</td>
<td>MOS or BJT</td>
</tr>
<tr>
<td>Middle</td>
<td>1700/3300 V</td>
<td>Train Inverter</td>
<td>MOS or BJT</td>
</tr>
<tr>
<td>High</td>
<td>&gt; 5000 V</td>
<td>Infra, Industrial Motor</td>
<td>BJT</td>
</tr>
<tr>
<td>Ultra-high</td>
<td>&gt; 10000 V</td>
<td>Electric Power Supply / Grid</td>
<td>IGBT or GTO</td>
</tr>
</tbody>
</table>
Figure 1.8: An application example of Si power module based on Si PiN diodes and Si IGBTs.
of 1800 V, 10.8 mΩcm² [14]. Following study on improving their performance has made it possible to approach theoretical limit of SiC. As shown in Fig. 1.7, low ON-resistance, high voltage BJTs in a wide range of voltages have been realized. For instance, 1100 V, 1.7 mΩcm² [17], 2800 V, 4.0 mΩcm² [23], and 9200 V, 49 mΩcm² [21] BJTs are already demonstrated. The results of reported BJTs are summarized in Table 1.3.

On the other hand, since BJTs are current-controlled devices, a high current gain, which determines the input current necessary to operate them, is required for the practical application to minimize the losses in the drive circuits. However, SiC BJTs have been suffering from their low current gain, resulting in large power dissipation at the base drive circuit. For practical application, the requirement for the current gain is 100 at operation temperature. So far the current gain is typically in the range of 60–70 at room temperature [16, 25, 26], and only a few groups have achieved current gains in the range of 110–134 [17, 19]. In addition, it falls off to about 50 at 250°C since BJTs show negative temperature coefficient of current gain due to the reduced emitter injection efficiency caused by the activation of base impurities at high temperature. Thus, a current gain of 200 at room temperature that gives rise to a current gain of 100 at 250°C is desired, which is illustrated in Fig. 1.9.

For the reasons of the low current gain, previous reports pointed out the possibility of implantation defects [15, 18], surface recombination [15, 17, 32], and interface recombination [15, 16, 25]. For example, reduced implantation [18] and optimization of emitter-base spacing [15, 18] have been proposed to avoid recombination at the implantation defects. And surface passivation technique based on thermal oxidation [15, 17] or deposited oxide passivation [32, 33] has been proposed to suppress the surface recombination. In addition, continuous epitaxy from the base to emitter was suggested to minimize the interface recombination [15, 16, 25]. However, regardless of minimization of these recombination currents, the current gain still lies around 100. Therefore, ultimate reduction of those recombination current is necessary to achieve higher current gain. In addition, we assume that a 4th factor, bulk recombination, plays an important role in limiting the current gain because SiC has short lifetime regardless of its indirect band structure.

### 1.3.3 III-N/SiC HBTs as Next-Generation Power Switches

Another approach for achieving high current gain in SiC BJTs is to introduce a hetero-emitter as a wide bandgap emitter. This device structure is so called heterojunction bipolar transistor (HBT) [34], which made great success for high-frequency power amplifier using AlGaAs/GaAs, InP/GaAs, or SiGe/Si heterojunction. When the wide bandgap material is utilized as an emitter, it makes a band offset at the emitter/base interface, so that the current flow from the base to emitter is prevented as shown in Fig. 1.10. As a result, current gain is exponentially improved:

\[
\beta = \frac{J_n}{J_p} \propto \exp\left(\frac{\Delta E_c}{kT}\right) \times \exp\left(\frac{\Delta E_v}{kT}\right) \propto \exp\left(\frac{\Delta E_c - \Delta E_v}{kT}\right) \propto \exp\left(\frac{\Delta E_g}{kT}\right). \tag{1.5}
\]
### Table 1.3: Review of major SiC BJTs reported so far [14–19, 21–29].

<table>
<thead>
<tr>
<th>Published Year</th>
<th>Institute</th>
<th>Gain</th>
<th>$V_{CEO}$ (V)</th>
<th>$R_{ON}$ (mΩcm$^2$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2001</td>
<td>Cree</td>
<td>20</td>
<td>1800</td>
<td>10.8</td>
</tr>
<tr>
<td>2005</td>
<td>Cree</td>
<td>40</td>
<td>1000</td>
<td>6</td>
</tr>
<tr>
<td>2008</td>
<td>Cree</td>
<td>70</td>
<td>1200</td>
<td>6.3</td>
</tr>
<tr>
<td>2008</td>
<td>Cree</td>
<td>110</td>
<td>250</td>
<td>3.6</td>
</tr>
<tr>
<td>2010</td>
<td>Cree</td>
<td>28</td>
<td>10000</td>
<td>130</td>
</tr>
<tr>
<td>2002</td>
<td>Purdue</td>
<td>15</td>
<td>3200</td>
<td>78</td>
</tr>
<tr>
<td>2003</td>
<td>Purdue</td>
<td>55</td>
<td>500</td>
<td>26</td>
</tr>
<tr>
<td>2005</td>
<td>RPI</td>
<td>9</td>
<td>4000</td>
<td>56</td>
</tr>
<tr>
<td>2007</td>
<td>RPI</td>
<td>3</td>
<td>6000</td>
<td>28</td>
</tr>
<tr>
<td>2003</td>
<td>Rutgers</td>
<td>32</td>
<td>1000</td>
<td>17</td>
</tr>
<tr>
<td>2004</td>
<td>Rutgers</td>
<td>7</td>
<td>9200</td>
<td>49</td>
</tr>
<tr>
<td>2006</td>
<td>Rutgers</td>
<td>11</td>
<td>1830</td>
<td>5.7</td>
</tr>
<tr>
<td>2008</td>
<td>Rutgers</td>
<td>70</td>
<td>1670</td>
<td>5.1</td>
</tr>
<tr>
<td>2011</td>
<td>Rutgers</td>
<td>37</td>
<td>1200</td>
<td>3.5</td>
</tr>
<tr>
<td>2005</td>
<td>KTH</td>
<td>64</td>
<td>1100</td>
<td>38</td>
</tr>
<tr>
<td>2007</td>
<td>KTH</td>
<td>60</td>
<td>1200</td>
<td>5.2</td>
</tr>
<tr>
<td>2008</td>
<td>KTH</td>
<td>42</td>
<td>1750</td>
<td>9</td>
</tr>
<tr>
<td>2010</td>
<td>KTH</td>
<td>55</td>
<td>2800</td>
<td>4</td>
</tr>
<tr>
<td>2008</td>
<td>TranSiC</td>
<td>50</td>
<td>1200</td>
<td>7</td>
</tr>
<tr>
<td>2009</td>
<td>TranSiC</td>
<td>35</td>
<td>2300</td>
<td>4.5</td>
</tr>
<tr>
<td>2010</td>
<td>TranSiC</td>
<td>71–83</td>
<td>1200</td>
<td>N/A</td>
</tr>
<tr>
<td>2011</td>
<td>TranSiC</td>
<td>117</td>
<td>1200</td>
<td>2.7</td>
</tr>
<tr>
<td>2009</td>
<td>Honda</td>
<td>134</td>
<td>950</td>
<td>3.2</td>
</tr>
<tr>
<td>2009</td>
<td>Honda</td>
<td>145-135</td>
<td>1100-1200</td>
<td>1.7–3.5</td>
</tr>
</tbody>
</table>
Figure 1.9: Room temperature current gain of 4H-SiC BJTs reported in the past 10 years. For practical application, current gain of 200 at room temperature is required.

Figure 1.10: Band diagram and concept of BJT and HBTs.
Therefore, SiC HBT can be expected as an ultimate alternative device structure to improve the current gain.\(^2\) Since it is impossible to grow Si\(_x\)C\(1-x\) solid solutions with \(x\) near 0.5, SiC-based HBTs cannot be fabricated within group-IV semiconductors. Heteroepitaxial growth of wider bandgap group-\(\text{III}\) nitride on SiC is one possible way to achieve bandgap engineering in SiC devices.

### Properties of III-Nitrides

Group-\(\text{III}\) nitrides (InN, GaN and AlN) are III-V compound semiconductors composed of tetrahedrally bonded cation and anion atoms in a closed-packed structure as the case of SiC. All three binaries and their alloys crystallize in both wurtzite (2H) and zincblende (3C) structures, where the wurtzite structure (shown in Fig. 1.11) is thermodynamically more stable [35]. The physical properties of GaN and AlN are listed in Table 1.1. Since these compounds show direct band structure and their alloy can cover continuously from 0.7 eV (the bandgap of wurtzite InN) to 6.0 eV (the bandgap of wurtzite AlN), they have attracted much attention as the candidates for light-emitting devices [36] (Fig. 1.12). Although the research on GaN and related alloys was limited because of the absence of high quality crystals, it has been accelerated after technological breakthroughs in the late 1980s where Amano et al. succeeded in growth of high-quality GaN with low-temperature AlN buffer layers [37] and realization of \(p\)-GaN by low-energy electron beam irradiation [38]. In response to this, blue/green LEDs and violet-blue LDs were developed and commercialized in the 1990s [39–42]. At the same time, GaN has been also recognized as a promising candidate for high power, high frequency devices since GaN has wide bandgap, high breakdown field, and high saturation velocity. GaN-based MOSFETs and high electron mobility transistors (HEMTs) have been considerably studied.

One of the present issues in III-N is the lack of large single crystals. Although the 2–4 inch GaN wafers with a threading dislocation (TD) density of \(10^4–10^6\) cm\(^{-2}\) are demonstrated [43, 44], they are still costly and small to produce large number of devices. Instead, heteroepitaxy on foreign substrates such as sapphire, Si, and SiC is widely used. The recent GaN growth technique of epitaxial lateral overgrowth (ELO) [45, 46] or high temperature buffer layer made it possible to obtain reasonably high quality crystal (TD density of \(10^7–10^8\) cm\(^{-2}\)). Among these foreign substrates, SiC is one of the best candidates for high-quality III-N growth because of the relatively small lattice mismatch between III-N and SiC (\(\Delta a \sim 0.9–3\) % as shown in Fig. 1.12). GaN-based both electronic and optical devices on SiC show superior performance compared with those on Si or sapphire due to high crystal quality. In other words, SiC is expected as a promising candidate for III-N epitaxy, which motivates us to make a device using the III-N/SiC heterojunction: III-N/SiC HBTs.

---

\(^{2}\) This feature enables us to keep high current gain even if very high base doping is employed to reduce the base access resistance for radio-frequency (RF) application. Thus, high current gain as well as high frequency performance can be achieved using HBT structures, which is one of the major reason that HBTs made great success in RF-power application.
Figure 1.11: Stacking orders along $c$-axis for 2H-III-N (III: Al, Ga, In). Open and closed circles represent III and N atoms, respectively.
Figure 1.12: Relationships between bandgap and (a) $a$-axis / (b) $c$-axis lattice constant for hexagonal group–III nitrides (III–Ns) and SiC. The dashed lines show the lattice constants of 4H-SiC.
Chapter 1. Introduction

Key Issues in III-N/SiC HBTs

Fabrication of GaN/SiC HBTs was first reported by Pankove et al. in 1994 [47]. They showed extremely high current gain of $\alpha \sim 0.99999$ at room temperature and $\alpha \sim 0.99$ at high temperature of 535°C in common-base configuration, so that the results seemed promising [48]. However, no groups could reproduce the common-base results, and so far only a few reports are available on GaN/SiC HBTs only in common-base configuration [49, 50]. In addition, it turned out that the promising results could not be easily reproduced [51]. After all, although there are large number of reports on GaN/SiC heterojunction diodes in response to the first demonstration of GaN/SiC HBTs [52–57], common-emitter operation has not been achieved in the HBTs, and focused research on n-GaN/p-SiC emitter junctions is necessary to achieve common-emitter-mode operation in the HBTs.

The key issue in achieving high performance III-N/SiC HBT is how to control the interface properties of the heterojunction. To begin with, there is a lattice mismatch and polytype mismatch between SiC and III-N materials, so that there is a possibility of defect formation at the heterojunction. Since such defects can work as traps of electrons, epitaxial growth of III-N on SiC especially focusing on the initial growth stage should be developed to minimize the generation of such defects. In addition, in the case of AlGaN/SiC heterojunction, where the materials with different valency (SiC: IV-IV, III-N: III-IV) form the heterojunction (referred to as heterovalent heterojunction), there are electron-excess and electron-deficient bonds at the interface, e.g. Si-N or Al(Ga)-C, which form donor or acceptor states, reducing the emitter injection efficiency. Thus, detail investigation on the heterojunction as well as the atomic control of the heterointerface is required. Furthermore, the band offset control of III-N/SiC heterojunction has to be investigated since it plays an important role in determining the carrier transport. Although there have been some reports on the band offset of GaN/SiC, the reports are still limited so that it should be intensively investigated.

1.4 Aim of This Study and Outline of This Thesis

In this thesis, both SiC BJTs and III-N/SiC HBTs are intensively investigated toward advanced high-power and low-loss switching applications. To realize high performance BJTs and HBTs, we concentrate on the improvement of current gain that is one of the critical parameters determining the power loss in bipolar transistors. To achieve high current gain, we investigate from the design to growth, device processing and characterization of SiC BJTs. In addition, to overcome the potential limitation of current gain in BJTs, an alternative structure, III-N/SiC HBTs, are proposed as next-generation power switches. To develop high-current-gain HBTs, we investigate the growth of III-N on SiC as well as the control of electronic properties of III-N/SiC heterojunction. We also develop the fabrication process of III-N/SiC HBTs. With these efforts, much improved current gain is demonstrated.
In chapter 2, chemical vapor deposition (CVD) and molecular beam epitaxy (MBE) system, which are used for SiC and III-N epitaxy and play an important role in determining the performance of BJTs and HBTs, are described. From the system configuration to the detail growth procedure established in this study are presented.

In chapter 3, development of high-current-gain SiC BJTs is presented. To improve the current gain in SiC BJTs, three techniques, surface passivation to suppress the surface recombination, continuous epitaxy to reduce the interface recombination, and deep-level-reduction process to enhance the lifetime of p-SiC base layer, as well as appropriate design of the BJTs will be discussed. With optimized design and processing, a record-breaking current gain in SiC BJTs is demonstrated. A first operation of SiC BJTs on (0001)C-face with highest current gain to date is also presented. Moreover, BJTs with a record blocking voltage among SiC switching devices to date is also reported.

In chapter 4, growth and characterization of GaN/SiC HBTs are presented. Crystal quality of GaN heteroepitaxially grown on SiC off-axis surface is characterized. Then, the band alignment and current transport of GaN/SiC heterojunction with different base doping followed by their impact on GaN/SiC HBT performance are discussed. In addition, effect of ultrathin AlN spacer layer between GaN and SiC as well as N* pre-irradiation prior to the GaN growth is also presented to improve the electronic properties of GaN/SiC heterojunction. We present an improved rectifying behavior in GaN/SiC heterojunction diodes as well as an improved current gain in GaN/SiC HBTs.

In chapter 5, growth and characterization of AlGaN/SiC HBTs are presented. To obtain better electronic properties in III-N/SiC heterojunction, growth of AlN/GaN short-period superlattice (SPSL) is proposed, and its crystal quality is evaluated. Subsequently, impact of AlN/GaN SPSL with various Al compositions on the band offset and current transport of III-N/SiC heterojunction as well as the performance of III-N/SiC HBTs are presented. We demonstrate the successful band offset control of AlGaN/SiC heterojunction and the first common-emitter-mode operation in AlGaN/SiC HBTs. Furthermore, toward further improvement of current gain, atomic control of III-N/SiC by Si and C pre-irradiation prior to the III-N growth are described.

In chapter 6, conclusions and future outlook are given.

References


Chapter 1. Introduction


[7] thinQ\textsuperscript{TM}, http://www.infineon.com


Chapter 1. Introduction


Chapter 2

Experimental Details of Crystal Growth

2.1 Introduction

To realize high performance SiC bipolar junction transistors (BJTs) and III-N heterojunction bipolar transistors (HBTs), crystal growth of the epilayer is a crucial step to determine the performance since the devices are fabricated on the epilayer. Currently, chemical vapor deposition (CVD) is mainly used to obtain high quality epilayer with good uniformity for SiC epitaxy. In contrast, either CVD or molecular-beam epitaxy (MBE) is used for III-N epitaxy based on the research objectives. In this study, we employed cold-wall CVD for SiC and plasma-assisted MBE for III-N epitaxy. The motivation of using these system, their features, and detailed growth procedure are explained in this chapter.

2.2 Cold-Wall Chemical Vapor Deposition for SiC Epitaxy

To produce SiC devices with high yield and throughput, SiC epilayer used in devices should be grown at reasonably high growth rate with keeping good uniformity of film thickness and doping, as well as good surface morphology. To meet these requirements, CVD system has been developed in the last decades [1]. A CVD growth system is roughly divided into two types, cold-wall CVD and hot-wall CVD. Fig. 2.1 shows schematic illustrations of CVD reactors used for SiC growth. When step-controlled epitaxy was invented, cold-wall CVD was used for SiC epitaxy [2]. It features a simple system, and can produce good uniformity and controllability of impurity doping. The main drawbacks of the cold-wall CVD are its relatively low growth rate and short lifetime of susceptor (limited growth time) due to the high sublimation rate of SiC coated susceptor, caused by large thermal gradients between the susceptors and samples. To overcome these issues, hot-wall CVD which features a susceptor
Chapter 2. Experimental Details of Crystal Growth

(a) cold-wall CVD

(b) horizontal hot-wall CVD

Figure 2.1: Schematic illustrations of SiC CVD reactors: (a) cold-wall CVD and (b) hot-wall CVD.
covered with the thermal insulator set inside the quartz tube, has been developed [3–6]. The susceptor can be heated up with minimized temperature increase of the quartz tube owing to the presence of the thermal insulator. Therefore, high temperature CVD (usually 1500–1600°C) can be accomplished with this reactor. In addition, since the source gases and substrates in the gas-flow channel surrounded by the susceptor can be heated efficiently, the thermal gradient between the susceptor and substrates is very small, so that sublimation of the coated SiC can be suppressed, making long-time growth possible. Since source gases are also heated efficiently, they are effectively cracked, and source species take part in the reaction, resulting in high growth rate. Therefore, hot-wall CVD is becoming a mainstream for growth of high-purity and thick SiC epilayers.

When it comes to SiC epitaxy for BJTs and HBTs, relatively thin layer of 0.35–1.2 µm (for base and emitter) and very thin epilayer of 0.05–0.20 µm (for spacer) are required for BJTs and HBTs, respectively. Thus, the precise control of film thickness is important. Although hot-wall CVD is commonly used for SiC epitaxy, the growth rate is typically too high to obtain such a thin epilayer. In addition, due to the existence of thermal insulator which slows down the change of temperature, SiC can be etched by a carrier gas (H₂) during the “slow” cool-down process after growth, making it uncontrollable to get a very thin epilayer. Accordingly, cold-wall CVD reactor, which allows us to grow SiC with relatively low growth rate of 1–2 µm/h and as well as fast cool down, is employed for SiC BJTs and HBTs.

### 2.2.1 System Configuration

Fig. 2.2 shows a schematic diagram of the CVD system used in this study. Source gases are silane (SiH₄) and propane (C₃H₈), and a carrier gas is H₂ (typical flow rate: 3 slm) purified with a Ag–Pd purifier. The SiH₄ flow rate used in this study is 0.15–0.30 sccm (corresponding growth rate: 1–2 µm/h), and the C/Si ratio defined as the ratio of a triple of the C₃H₈ flow rate to the SiH₄ flow rate is 3. Nitrogen (N₂) was used for n-type doping, and trimethylaluminum (TMA) for p-type. The growth temperature is typically 1500°C. Hydrogen chloride (HCl) was used for surface pretreatment prior to the growth, as described below. The substrates were set on graphite susceptors coated with high-purity polycrystalline SiC, and they were inductively heated by a radio-frequency (RF) generator operating at 150 kHz. The substrate temperature was monitored by an optical pyrometer. The susceptor was inclined by 10° toward the upper stream of gas flow to improve the uniformity of epilayers [7].

### 2.2.2 High Temperature HCl Gas Etching

Surface pretreatments prior to the growth are important in epitaxial growth to obtain highly uniform epilayer. Generally speaking, as-received, mechanical polished SiC wafers include
Figure 2.2: Schematic diagram of the cold-wall CVD system used in this study.
2.2. Cold-Wall Chemical Vapor Deposition for SiC Epitaxy

a number of polishing scratches [8] (Fig. 2.3 (a)). To remove these scratches, either HCl-gas etching [9] or H$_2$-gas etching [10, 11] is reported to be effective as a surface pretreatment without mechanical damage. In this study, gas etching based on the mixture of HCl and H$_2$ prior to the growth or device processing is employed to etch the SiC surface. In HCl gas etching, H$_2$ carrier gas etches carbon in SiC and leaves excess Si on SiC surface, which is expected to be taken away by HCl [9]. The samples were put on a SiC-coated graphite susceptor and etched in an HCl/H$_2$ gas mixture in an induction-heated atmospheric-pressure horizontal cold-wall CVD reactor at 1300°C for 10 min. The flow rates of HCl and H$_2$ were 3 sccm and 1 slm, respectively, where the concentration of HCl was 0.3%. The temperature program during the HCl gas etching is shown in Fig. 2.4. Fig. 2.3 shows the surface morphologies of 6H-SiC (0001) on-axis substrates before and after the treatments. As shown in Fig. 2.3, the smooth surface morphology with 6-bilayer-height steps was observed [12]. The etching rates of SiC substrates were measured using scanning electron microscopy (SEM), and typical etching rate for the (0001) surfaces was 0.42 µm/h.

2.2.3 Growth Procedure for SiC Epitaxy

Fig. 2.5 shows the growth procedure for atmospheric-pressure CVD. Prior to growth, the substrates are etched with HCl gas etching technique at 1300°C as mentioned in the previous subsection. After the surface pretreatment, the temperature is raised up to the growth temperature (typically 1500°C) with an additional flow of C$_3$H$_8$ (0.15 sccm), which contributes to the suppression of SiC etching as well as the suppression of Si droplet formation when the SiH$_4$ is introduced later. Subsequently, SiH$_4$ (typically 0.15 sccm) and dopant gas of N$_2$ or TMA are introduced while supply of HCl is shut down. Both SiH$_4$ and C$_3$H$_8$ flow can be slowly increased up to 0.30 sccm, which corresponds to the growth rate of 2 µm/h. Similarly, when the growth ends, both SiH$_4$ and dopant gas are cut off followed by cool-down process with supplying C$_3$H$_8$ to avoid Si droplet formation. However, this process can cause the growth of thin layer of SiC with extremely high C/Si ratio by residual SiH$_4$ and C$_3$H$_8$. Since this C-rich epi-layer can affect the performance of III-N/SiC HBTs where III-N/SiC heterojunction is formed on the SiC surface, HCl gas etching was performed once again in the case of HBT processing. A typical secondary ion mass spectroscopy (SIMS) depth profile of the npn BJT structure grown with this procedure is shown in Fig. 2.6, which clearly exhibits top n region (N concentration [N]: 1.5×10$^{19}$ cm$^{-3}$), middle p region ([Al]: 8–9×10$^{17}$ cm$^{-3}$), and bottom n region ([N]: 8×10$^{15}$ cm$^{-3}$), indicating a successful formation of abrupt npn junctions.
Figure 2.3: Surface morphologies of 6H-SiC (0001)$_{Si}$: (a) as-mechanical-polished samples and (b) HCl-gas-etched samples following chemical mechanical polishing (CMP) [8, 12]. Each of right figures shows a magnified image of the left one.
2.3. Plasma-Assisted Molecular Beam Epitaxy for III-N Epitaxy

**Figure 2.4:** HCl gas etching program in cold-wall CVD reactor.

**Figure 2.5:** Typical growth program of SiC in cold-wall CVD reactor.
Figure 2.6: A typical SIMS depth profile of npn BJT structure grown by cold-wall CVD. It clearly shows top $n$ region (N concentration $[N]: 1.5 \times 10^{19} \text{ cm}^{-3}$), middle $p$ region ($[\text{Al}]: 8-9 \times 10^{17} \text{ cm}^{-3}$), and bottom $n$ region ($[N]: 8 \times 10^{15} \text{ cm}^{-3}$), indicating a successful formation of abrupt npn junctions.
2.3 Plasma-Assisted Molecular Beam Epitaxy for III-N Epitaxy

In contrast to SiC epitaxy, either CVD or MBE is used for III-N epitaxy. CVD is preferably used in III-N epitaxy since it is easy to scale up and thereby suitable for the mass production. In addition, it requires less maintenance period than MBE which uses an ultra-high vacuum (UHV) system. However, the CVD growth generally requires a high temperature at the range of 900–1200°C for III-N growth which accelerates the three-dimensional (3D) growth in heteroepitaxial growth on SiC. In addition, CVD is difficult to equip in-situ monitoring system, which makes it more difficult to get the information at the initial growth stages.

Based on our research objectives, namely, getting an abrupt III-N/SiC interface for III-N/SiC HBTs by controlling initial growth stages of III-N on SiC, we have employed MBE in this study. By using an MBE growth system, thermal decomposition of source materials is unnecessary because of assisting of plasma, resulting in the decrease of the growth temperature to the range of 600–1000°C, which makes it possible to achieve two-dimensional (2D) growth. In addition, characterization tools such as in-situ analysis of crystal growth kinetics and real-time monitoring of transitional surface structure are available thanks to its UHV system, providing more information on the initial growth stages [13–16]. In the following section, configuration of the MBE system used in this study is presented. Substrate pretreatments prior to the MBE growth and growth procedures are also described.

2.3.1 System Configuration

Ultra-High Vacuum System

The epitaxial growth of III-N described in this study is carried out using an MBE growth system shown schematically in Fig. 2.7 (EV-1000S, EIKO). The system consists of a growth chamber, a sample-transfer chamber and a sample-exchange chamber. The sample-transfer chamber and sample-exchange chamber separated by gate valves are installed to prevent air from coming directly into the growth chamber when loading and unloading samples. A schematic diagram of the pumping system is presented in Fig. 2.7 (a). The sample-exchange chamber is exhausted by a turbo-molecular pump (TMP) connected to a rotary pump (RP). The background pressure is $3 \times 10^{-6}$ Pa. The sample exchange chamber is equipped with an infrared lump, where loaded samples can be heated up to 200°C for degassing. The pressure in the sample-transfer chamber is exhausted to normally below $7 \times 10^{-7}$ Pa with a sputter ion pump (SIP). The growth chamber, shown in Fig. 2.7 (b), is pumped by a TMP connected to a scroll pump (SP), which is accomplished to an oil-free system. The exhaust velocity of the TMP is 1300 l/s and the pressure reaches $3 \times 10^{-8}$ Pa. The growth chamber is equipped with a liquid N$_2$ cryo-shroud, cooled to liquid N$_2$ temperature (77K) during growth for adsorption of residual gases. By using the cryo-shroud, the background pressure
Chapter 2. Experimental Details of Crystal Growth

(a) Vacuum system

(b) Growth chamber

RP: Rotary pump  QMS: Quadrupole mass spectroscopy
SP: Scroll pump   MFC: Mass flow controller
TMP: Turbo-molecular pump  SIP: Sputter ion pump

Figure 2.7: Schematic view of MBE (a) vacuum system and (b) growth chamber used in this study.
inside the chamber can be below \(7 \times 10^{-9}\) Pa. During epitaxial growth of \(\text{III-N}\), the pressure is \(>10^{-3}\) Pa due to the inflow of \(\text{N}_2\) source gas. The growth chamber is equipped with a quadrupole mass spectroscopy (QMS) system, which can detect residual gases in UHV as well as impurity in \(\text{N}_2\) source gas.

**Substrate Heating and *In-Situ* Reflection High-Energy Electron Diffraction Systems (RHEED)**

The SiC substrates used in this study are installed into a substrate holder. The substrate holder is made of molybdenum (Mo) and heated up to 1000°C by a tantalum (Ta) heater placed behind it (Fig. 2.8). The substrates are secured to the holder using a retaining ring which is made of tungsten (W). A diffuser plate made of pyrolytic boron nitride (PBN) is used for improved heating uniformity. The substrate temperature (\(T_{\text{sub}}\)) is measured by a thermocouple located just behind the substrate. Although the actual substrate temperature may be lower than the thermocouple temperature, the measured temperature without any corrections is given as the substrate temperature in this study.

An MBE growth system which operates in UHV allows incorporation of several surface monitoring tools. Among the analytical tools available, reflection high-energy electron diffraction (RHEED) has contributed to advances in epitaxial technology and improvements in the quality of epitaxial layers. The electron beam emitted from a sharpened filament is diffracted at the surface atoms of sample, and builds up a diffraction pattern on a fluorescent screen. In this study, an electron beam accelerated by 20 kV is applied for RHEED observation. RHEED monitoring is conducted for *in-situ* analyses of the kinetics in III-N growth, and patterns are recorded through a 16-bit gradient Charge Coupled Device (CCD) camera. The monitoring of diffracted intensities is carried out by using a real-time image processing system (kSA400 RHEED system, k-Space Associates).

**Effusion Cells and Radio-Frequency Plasma Source**

The growth chamber is equipped with effusion cells for elemental Al and Ga evaporation, sublimation cells for elemental Si and C, and a radio-frequency (RF) plasma cell for producing active nitrogen (\(\text{N}^*\)). Each cell has an individual shutter blade made of Ta. The RF plasma cell is mounted perpendicularly to substrates while Al, Ga, Si, and C cells are installed with 35°–tilting to the perpendicular of substrates.

Elemental Al of 6N (99.99999%) purity and Ga of 7N (99.99999%) purity are evaporated from Knudsen effusion cells. Al and Ga metals are held in 200g–SUMO™ effusion cell crucibles made of PBN. The Al and Ga effusion cells have different heater configurations. For use with Al, a cold-lipped SUMO effusion cell, which is operated with the bottom filament only, is used. This cell is designed to prevent overflow caused by Al wetting of the PBN crucible under \(\text{N}_2\) atmosphere. For use with Ga, a hot-lipped SUMO cell with a dual filament configuration is employed since metallic Ga tends to recondense at the crucible orifice. Intensities of the Al and Ga beam fluxes on the substrate surface are measured by
Figure 2.8: Schematic illustrations of heater and sample holder configuration.
a nude ion gauge located just below the sample. The operating temperature for the Al and Ga effusion cells used in this study are around 1170°C and 950°C, respectively, whereas the standby temperature are 750°C and 150°C, respectively. Note that the standby temperature of Al was kept above its melting point (660°C) since the lattice mismatch between Al and PBN causes mechanical stress or crack if Al was solidified.

Current-heating sublimation sources are used for Si and C sublimation. Si and C filaments are installed in the sublimation cells shielded by Si and C itself to provide pure Si and C. These cells are designed to provide very thin layer or doping of Si and C. For operation, they are heated by directly passing electrical current through it. In the case of Si, high resistivity Si filaments (FZ-Si, \( R > 1000 \Omega \text{cm} \)) are used. The flux was controlled by applied current. The typical operation current used in this study is 50 A, corresponding to the operation temperature of 1100°C, whereas the standby current is 5 A, corresponding to the standby temperature of 500°C. In the case of C, high purity C filaments are used. The flux was controlled by applied current. The typical operation current used in this study is 75 A, corresponding to the operation temperature of 1540°C, whereas the standby current is 10 A, corresponding to the standby temperature of 200°C.

As for a source to produce \( N^* \), an RF plasma cell is employed. A microwave of 13.56 MHz is applied for \( N_2 \) activation. The plasma unit (UNI-Bulb RF Plasma Source, Applied EPI) is fitted with an optical emission detector that gives a photo-current reading correlated with the \( N^* \) flux intensity. \( N_2 \) gas of 6N (99.9999%) purity is supplied to the RF plasma cell through a gettering-type purifier. The flow rate of \( N_2 \) gas is controlled to 1.00 sccm by a mass flow controller (MFC) and the applied RF power is set to 300 W in this study.

### 2.3.2 In-situ Ga Deposition and Desorption Treatment

Growth kinetics at the initial stages is affected by not only the surface morphology of SiC substrates but also the chemical condition. In the case of AlN (0001) growth on SiC (0001), removal of residual oxygen and realization of a 1/3 monolayer (ML) silicon-adsorbed superstructure has been reported to be effective in realization of initial two-dimensional (2D) growth of AlN [17]. A chemically-stable silicate adlayer was formed after the HCl gas etching, which was characterized by in-situ x-ray photoelectron spectroscopy (XPS) analysis. Although the silicate adlayer is impossible to decompose at 1000°C in an UHV, ex-situ HF treatment could successfully remove it from the HCl-gas-etched surface. However, a few oxygen atoms still remained on the surface treated with HF due to the adsorption of oxygen atoms during transfer through the air. An additional treatment, in-situ Ga deposition and desorption process, was effective to eliminate those residual oxygen atoms [18, 19] and a multiple treatment was more valid in particular [17]. In this procedure, the following reaction process proceeds [19, 20];

\[
\text{SiO}_2 + 2\text{Ga} \rightarrow \text{SiO} \uparrow + \text{Ga}_2\text{O} \uparrow. \tag{2.1}
\]
Fig. 2.9 shows the *in-situ* XPS spectra obtained from the HCl-treated, HF-treated and Ga-treated surfaces of 6H-SiC (0001)Si-face substrates [17, 21]. Since the silicate adlayer was removed by HF treatment, the Si 2\(p_{3/2}\) peak tended to shift from SiO\(_2\) to SiC. Although the silicate adlayer was removed, the O 1\(s\) peak was still observed due to the sticking of oxygen atoms to the surface. The residual oxygen was removed after 3 cycles of Ga treatment.

### 2.3.3 Growth Procedure for III-N Epitaxy

HCl gas-etching treatments are effective to remove polishing scratches and reduce surface roughness on SiC surface. Well-organized step-and-terrace structures are obtained after HCl gas etching. Although a chemically-stable silicate adlayer was formed after the HCl gas etching, *ex-situ* HF treatment could successfully remove it from the HCl-gas-etched surface. Although a few oxygen atoms are still remained on the surface treated with HF, they are successfully removed with *in-situ* Ga deposition and desorption process.

In this study, based on the results described above, the growth of III-N is carried out in the procedures as follows. First, the substrates are treated by HCl gas etching at 1300\(^\circ\)C for 10 min under the HCl/H\(_2\) flow of 3 sccm/1 slm. After the *ex-situ* HF treatment, the samples are loaded into the sample-exchange chamber. After the chamber evacuated to 10\(^{-5}\) Pa, the substrate is outgassed by infrared heating at around 200\(^\circ\)C and then transferred into the growth chamber via the sample-transfer chamber. Fig. 2.10 represents a typical procedure for epitaxial growth of III-N. The substrate temperature is raised to 600\(^\circ\)C at a ramp rate of 30\(^\circ\)C/min. Ga metal is deposited to the substrate at 600\(^\circ\)C and then the substrate temperature is increased to 900\(^\circ\)C. This Ga deposition and desorption process is performed three times and the substrate temperature is maintained at 1000\(^\circ\)C for 10 min after the third Ga deposition process. After that, the temperature is decreased to growth temperature of 600\(^\circ\)C. Active nitrogen (N\(^*\)) is generated by the RF plasma cell and stabilized for 0–3 min with the shutter closed. After the stabilization of nitrogen plasma, vaporized Al, Ga and active nitrogen are introduced simultaneously to the substrate surface. At the end of growth the shutters of the cells are closed simultaneously and then the substrate temperature is lowered to room temperature at a rate of –20\(^\circ\)C/min.

### 2.4 Summary

In this chapter, cold-wall CVD was proposed to achieve relatively thin layer of 0.35–1.2 \(\mu\)m or very thin epilayer of 0.05–0.20 \(\mu\)m required for BJT\’s and HBT\’s, respectively. Its system configuration, high temperature HCl gas etching prior to the growth, and growth procedure for SiC epitaxy were presented. In addition, plasma-assisted MBE was introduced for low temperature III-N epitaxy with *in-situ* monitoring. Such features as ultra-high vacuum system, *in-situ* RHEED systems as well as *in-situ* Ga deposition and desorption treatment prior to the growth, and growth procedure for III-N epitaxy were presented. With these
2.4. Summary

Figure 2.9: XPS spectra of Ga/HF/HCl-treated surface: (a) Si $2p$ (b) O $1s$ [17, 21].

Figure 2.10: Typical growth program of III-N by plasma-assisted MBE.
systems, SiC BJT and III-N/SiC HBT structure are successfully grown, which are explained in the next chapters.

References


Chapter 3
Development of High-Current-Gain 4H-SiC Bipolar Junction Transistors

3.1 Introduction

Power bipolar junction transistors (BJTs) based on 4H-SiC are very attractive candidates for high-power switching devices because of such characteristics as high breakdown voltage, low on-resistance, and high current density [1]. For the best use of the advantages of SiC BJTs, they can be used at elevated temperature because they are free of gate-oxide reliability issues observed in metal-oxide-semiconductor field effect transistors (MOSFETs). Therefore, the current gain at both room and elevated temperatures should be high enough for practical applications to avoid power losses at the base-drive circuit since they are current-controlled devices. Several approaches have been reported to improve the current gain by optimizing device geometry [2, 3], by continuous epitaxial growth [2, 4, 5], by optimizing surface passivation [2, 6, 7], and by utilizing suppressed surface recombination structure [6]. However, SiC BJTs continue to suffer from limited current gains. In this chapter, we focus on improving current gain in SiC BJTs. We introduce various techniques such as new surface passivation technique, continuous epitaxy, and deep-level-reduction process based on thermal oxidation to achieve high current gain.

3.2 Key Issues for Achieving High-Current-Gain 4H-SiC BJTs

In this section, we describe what limits the current gain in SiC BJTs and how it can be improved. The issues for improving current gain can be divided into 2 parts: device design considerations and process considerations (Fig. 3.1).
Chapter 3. Development of High-Current-Gain 4H-SiC BJTs

Figure 3.1: Current gain limiting parameters and defects in SiC BJTs.

Figure 3.2: Current flow and recombinations in bipolar junction transistor (BJT).
3.2. Key Issues for Achieving High-Current-Gain 4H-SiC BJTs

3.2.1 Device Design Considerations

The design of BJT is very important since it determines the current gain. There are two important parameters limiting the current gain, which are optimized before starting the device fabrication.

(1) Thickness and Doping of Emitter and Base Epilayer

To begin with, the theoretical current gain of BJT is given by:

\[ \alpha = \gamma \times \alpha_T, \]  

where \( \alpha \) common-base current gain, \( \gamma \) emitter injection efficiency, and \( \alpha_T \) base transport factor (Fig. 3.2). When we assume the base transport factor \( \alpha_T \) of unity,

\[ \alpha = \gamma = \frac{D_{nB} L_{pE} n_B}{D_{nB} L_{pE} n_B + D_{pE} W_{pE} n_B}, \]

where \( D_{nB} \) diffusion coefficient of electron in p-base, \( D_{pE} \) diffusion coefficient of holes in n-emitter, \( L_{pE} \) diffusion length of hole, \( W_B \) base width, \( n_B \) minority carrier concentration in equilibrium within the p-base, \( p_E \) minority carrier concentration in equilibrium within the n-emitter. Then, common-emitter current gain \( \beta \) will be given by

\[ \beta = \frac{\gamma}{1 - \gamma} = \frac{D_{nB} L_{pE} n_B}{D_{pE} W_{pE} n_B}. \]

Note that emitter thickness \( t_E > L_{pE} \) is satisfied otherwise \( \beta \) will be given by

\[ \beta = \frac{\gamma}{1 - \gamma} = \frac{D_{nB} t_E n_B}{D_{pE} W_{pE} n_B}. \]

These equations tell that the emitter thickness \( t_E \) should be larger than a minority carrier diffusion length \( L_{pE} \) to achieve a high current gain. In the case of the \( t_E \) smaller than the minority carrier diffusion length, the recombination of minority carriers injected from the base to the emitter more frequently occurs at the emitter ohmic contact region, where the recombination velocity is assumed to be very large. As a result, reduced emitter injection efficiency and thus low current gain are observed. Accordingly, \( t_E \) more than 1 \( \mu m \) was typically used in previous reports [4–6, 8, 9]. In this study, emitter thickness of 1.2 \( \mu m \) is used. \( W_B \) is also an important factor to determine the current gain. It should be thin enough to obtain high current gain, while it should be thick enough to support the blocking voltage. In addition, the ratio of emitter doping to base doping is a key factor to limit the current gain. In this thesis, we have chosen the emitter and base doping of \( 2 \times 10^{19} \text{ cm}^{-3} \) and \( 1 \times 10^{18} \text{ cm}^{-3} \), and base width of 350 nm. The calculated theoretical current gain is 343 assuming \( n_B \sim 5 \times 10^{18} \text{ cm}^{-3}, p_E \sim 5 \times 10^{16} \text{ cm}^{-3}, t_E = 1.2 \mu m < L_{pE}, W_B = 0.35 \mu m, \) and \( D_{nB} = D_{pE} \) (Table 3.1), whereas this BJT theoretically blocks 1.8 kV without base punch through when 10-\( \mu m \)-thick collector (\( N_d = 5 \times 10^{15} \text{ cm}^{-3} \)) is adopted. For comparison, device structures of reported SiC BJTs are also shown in Table 3.2.
Table 3.1: Design of fabricated SiC BJTs. Theoretical current gain is 343, whereas theoretical blocking voltage is 1.8 kV.

<table>
<thead>
<tr>
<th>Layer</th>
<th>Thickness</th>
<th>Doping</th>
<th>Carrier Concentration</th>
</tr>
</thead>
<tbody>
<tr>
<td>Emitter</td>
<td>1.2 µm</td>
<td>2×10^{19} cm⁻³</td>
<td>5×10^{18} cm⁻³</td>
</tr>
<tr>
<td>Base</td>
<td>350 nm</td>
<td>1×10^{18} cm⁻³</td>
<td>5×10^{16} cm⁻³</td>
</tr>
<tr>
<td>Collector</td>
<td>10 µm</td>
<td>5×10^{15} cm⁻³</td>
<td>—</td>
</tr>
</tbody>
</table>

Table 3.2: Device structures of reported high-current-gain SiC BJTs [4–6, 8, 9].

<table>
<thead>
<tr>
<th>SiC BJT</th>
<th>Emitter (cm⁻³/µm)</th>
<th>Base (cm⁻³/nm)</th>
<th>Collector (cm⁻³/µm)</th>
<th>Gain</th>
<th>V_{CEO} (V)</th>
<th>R_{sp-on} (mΩcm²)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Honda (2009)*</td>
<td>2×10^{19}</td>
<td>1×10^{18}</td>
<td>5×10^{15}</td>
<td>10</td>
<td>134</td>
<td>950</td>
</tr>
<tr>
<td></td>
<td>1×10^{16}</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1.0</td>
<td>250</td>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cree 1 (2008)</td>
<td>2×10^{19}</td>
<td>1×10^{18}</td>
<td>5×10^{15}</td>
<td>14</td>
<td>110</td>
<td>250</td>
</tr>
<tr>
<td></td>
<td>2×10^{19}</td>
<td>4×10^{17}</td>
<td>1000</td>
<td>14</td>
<td>70</td>
<td>1200</td>
</tr>
<tr>
<td></td>
<td>2.0</td>
<td>250</td>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cree 2 (2008)</td>
<td>3×10^{19}</td>
<td>1×10^{18}</td>
<td>5×10^{15}</td>
<td>14</td>
<td>70</td>
<td>1200</td>
</tr>
<tr>
<td></td>
<td>1×10^{19}</td>
<td>4×10^{17}</td>
<td>1000</td>
<td>14</td>
<td>70</td>
<td>1200</td>
</tr>
<tr>
<td></td>
<td>2.0</td>
<td>250</td>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rutgers (2009)</td>
<td>2×10^{19}</td>
<td>3×10^{17}</td>
<td>5×10^{15}</td>
<td>12</td>
<td>70</td>
<td>1600</td>
</tr>
<tr>
<td></td>
<td>1×10^{19}</td>
<td>700</td>
<td>12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>KTH (2008)</td>
<td>5×10^{19}</td>
<td>4×10^{17}</td>
<td>5×10^{15}</td>
<td>15</td>
<td>60</td>
<td>1200</td>
</tr>
<tr>
<td></td>
<td>2×10^{19}</td>
<td>700</td>
<td>15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0.9</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Kyoto (This work)</td>
<td>2×10^{19}</td>
<td>1×10^{18}</td>
<td>5×10^{15}</td>
<td>10</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>1.2</td>
<td>350</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Suppressed Surface Recombination-BJT (SSR-BJT) **graded
3.2. Key Issues for Achieving High-Current-Gain 4H-SiC BJTs

(2) Emitter–Base Spacing

To achieve low resistivity base ohmic contacts, ion implantation technique is usually employed in SiC BJTs. However, this process causes implantation defects underneath the base contact region. Although subsequent annealing at high temperature (> 1700°C) minimizes the contribution of such defects on BJT performance, it is reported that current gain is affected by carrier recombination at the heavily implanted base contact region so that the emitter–base spacing $L_{BE}$ plays an important role determining current gain [2, 3]. According to [2, 3], the current gain is improved by widening the $L_{BE}$, and remains almost constant when the emitter–base spacing exceeds 3–4 µm. To avoid undesirable recombination associated with implantation defects, BJTs with emitter-base spacing of 10 µm is investigated in this thesis. It should be noted that the $L_{BE}$ can be reduced to 1 µm without current gain degradation if the BJTs don’t utilize base contact implantation [10].

3.2.2 Process Considerations

In contrast to the design of the BJT, processing of the BJTs needs technological insights to achieve high current gain. This thesis mainly deals with this process related issues, as explained in followings.

(a) Continuous Epitaxial Growth

Emitter injection efficiency can be affected by the interface recombination at the space-charge region in emitter–base junction. If these layers are grown in a continuous run, the emitter-base junction would show an abrupt junction without any additional defect formation. In contrast, when these epilayers are grown in a different reactor, crystall defects or point defects can be generated at the junction due to the deviation of growth condition especially at the initial stage of regrowth. As a result, the current gain can be reduced. Accordingly, continuous epitaxial growth of the all epilayer (collector, base, and emitter) has been proposed to achieve high current gain [2, 4, 5].

(b) Surface Passivation

Once electrons are injected from the emitter to the base region, they have an opportunity to recombine via the traps at the extrinsic base surface. So the quality of surface passivation technique for the extrinsic SiC base surface is one of the critical steps to suppress the surface recombination and thus to improve the current gain. In previous works, it has been demonstrated that the current gain is improved by surface passivation processes, such as wet oxidation [3, 4], thermal oxidation in nitric oxide ($N_2O$) [2] or nitrous oxide (NO) [8]. However, a systematic study on the effect of surface passivation and correlation between MOS interface states and BJT current gain are not clearly addressed so far, and such study should be intensively conducted.
(c) Bulk Recombination

Point defects observed in p-base region can work as recombination centers that reduce the current gain. Zhang et al. investigated the impact of base width to enhance the base transport factor, and they successfully demonstrated high current gain of 110 with reduced base width [8]. However, there have been no reports on the reduction of deep levels to enhance the lifetime of p-base and current gain. Therefore, suppression of the bulk recombination (improvement of poor lifetime in p-SiC regardless of indirect band structure) should be considered.

3.2.3 Strategy for High-Current-Gain SiC BJTs

Since the recombination current ($I_r$) that limits the current gain can be described as

$$I_r = I_{r,\text{Interface}} + I_{r,\text{Surface}} + I_{r,\text{Bulk}},$$

ultimate reduction of all these recombination current should be considered.

In this thesis, we propose a novel deep-level-reduction process (DLR process) to reduce the bulk recombination. This DLR-process features 2 step thermal oxidation (1150°C, 5 h × 2), which is reported to reduce major deep levels such as $Z_{1/2}$ and $EH_{6/7}$ observed in as-grown epi-layer and enhance the lifetime in both n-SiC [11] and p-SiC [12] (Fig. 3.3). We assume these processes to minimize the recombination in the p-SiC base and to make it clear the effect of surface recombination and interface recombination.

Then we have investigated various surface passivation technique and device geometries to suppress the surface recombination at the emitter-mesa sidewalls. For the surface passivation, up to now, most SiC BJTs have been fabricated using thermally-grown oxides as the surface passivation layer. On the other hand, it has been reported that the deposited oxides with post-deposition anneal in N$_2$O or NO (nitridation anneal) show lower interface trap density than thermally-grown oxides, which has attracted much attention for high performance SiC MOSFETs [13]. In other words, surface recombination in SiC BJTs may be suppressed by passivating with the deposited oxide. Recently, 3 kV SiC BJTs with an improved current gain of 40 was reported by utilizing deposited oxides with N$_2$O-annealing [14]. However, there are still few reports regarding deposited oxides for the surface passivation of BJTs, and systematic investigation of deposited oxides including the annealing condition is necessary to achieve higher current gains. In this way, we investigate the impacts of various post-deposition annealing processes for deposited oxides on the current gain in SiC BJTs.

Finally, continuous growth of the emitter junction to reduce the interface states at the emitter–base junction is investigated.
3.3. Device Structure and Fabrication Process

Figure 3.3: (a) DLTS spectra of an n-type 4H-SiC(0001) epilayer before and after thermal oxidation (1150°C, 5 h) (b) Depth profile of the $Z_{1/2}$ center concentration before and after thermal oxidation (1300°C) measured for n-type 4H-SiC(0001) epilayers with a thickness of 40-50 µm and $N_d = 2-4 \times 10^{15}$ cm$^{-3}$ (c) Photoconductance decay curves for an n-type 4H-SiC(0001) epilayer (100 µm, $N_a = 1 \times 10^{15}$ cm$^{-3}$) before and after thermal oxidation (1300°C, 5 h × 2) [11].
3.3 Device Structure and Fabrication Process

Fig. 3.4 and Fig. 3.5 show the schematic structure and the process flow of a fabricated BJT. The BJT has an epitaxially-grown, N-doped n−-SiC collector (10 µm, \( N_a = 5 \times 10^{15} \text{cm}^{-3} \)), an Al-doped p+ SiC base (0.35 µm, \( N_d = 1 \times 10^{18} \text{cm}^{-3} \)), and an N-doped n+ SiC emitter (1.2 µm, \( N_d = 2 \times 10^{19} \text{cm}^{-3} \)) grown on n-type 4H-SiC (0001) off-axis substrates (8° off-oriented toward [1120]) by chemical vapor deposition (CVD). In some sections, the emitter and base layers were grown in a different reactor to examine the effect of continuous epitaxy. Double-mesa BJTs were fabricated using reactive ion etching based on a mixture of CF\(_4\) and O\(_2\) using a deposited SiO\(_2\) mask. Multiple Al\(^+\) ion implantations at 500°C with an impurity concentration of \( 3 \times 10^{20} \text{cm}^{-3} \) were carried out to form p+ base contact regions. It is reported that heavy implantation underneath the p-SiC base metal can decrease the current gain [3]. To minimize that effect, activation annealing was carried out at as high as 1800°C for 10 min. Ni ohmic contacts were formed on the emitter and base surface using a standard lift-off technique. Rapid thermal annealing was performed at 950°C in Ar.

All the BJTs discussed in this thesis have a single finger with a finger length of 100 µm and if not indicated, the width of 20 µm (active area excluding contact pads: 0.002 mm\(^2\)), and the distance between the emitter and the base contact regions (\( L_{EB} \)) is 10 µm.

3.3.1 Concept of Deep-Level-Reduction Process

To maximize the lifetime in the p-SiC base layer, we have developed DLR-process based on thermal oxidation for all BJTs investigated in this thesis. (Fig. 3.6). In order to develop DLR-process, we took into account both effect of as-grown defects and process-induced defects. As already mentioned, as-grown defects such as Z\(_{1/2}\) and EH\(_{6/7}\) are eliminated by thermal oxidation [11]. To completely eliminate these defects in SiC BJTs, we included thermal oxidation 1150°C for 5 h twice. However, process-induced defects, namely HK0 center associated with CF\(_4\)-based RIE, are generated after the oxidation, and subsequent anneal at 1550°C is required to eliminate this [15].

Accordingly, for the BJTs on (0001), we performed first thermal oxidation step in O\(_2\) at 1150°C for 5 h before activation annealing of implants to the p-SiC base contact region. This process contributes to the reduction of major deep levels such as Z\(_{1/2}\) and EH\(_{6/7}\) observed in as-grown epi-layer [11], and gives rise to the HK0 center associated with CF\(_4\)-based RIE [15] which can be eliminated at the following high temperature annealing. Then, we employed the activation annealing of implants at 1800°C for 10 min. This will regenerate Z\(_{1/2}\) and EH\(_{6/7}\), whereas the HK0 center that anneals out at 1550°C will disappear [15].

To re-eliminate Z\(_{1/2}\) and EH\(_{6/7}\), we utilized thermal oxidation in O\(_2\) at 1150°C for 5 h once again. This process may reduce the deep levels in p-SiC base layer and implanted layer [16]. By this deep-level-reduction process, all the existing deep levels may be eliminated.
Figure 3.4: Schematic cross section of a fabricated 4H-SiC BJT and optical images of fabricated single finger BJT.
Chapter 3. Development of High-Current-Gain 4H-SiC BJTs

Figure 3.5: Fabrication process of 4H-SiC BJTs featuring deep-level-reduction process based on thermal oxidation.

Figure 3.6: Schematic illustrations of deep-level-reduction process based on thermal oxidation and its impact on deep levels.
3.4 Impact of Deposited Oxide Passivation on BJT Performance

3.4.1 Deposited Oxide Passivation and Post-Deposition Annealing

In this section, the BJTs prepared by separated growth run for the emitter and base layer are investigated. For the passivation, 80-nm-thick SiO$_2$ films were prepared by plasma-enhanced chemical vapor deposition (PECVD) at 400°C using tetraethoxysilane (TEOS) and O$_2$ as source gases. Oxides were then nitrided by 10%-diluted N$_2$O or NO in N$_2$ at 1300°C for 2 h followed by N$_2$ annealing at 1300°C for 30 min (Table 3.3). For comparison, device D, a BJT passivated with a thermally-grown oxide in O$_2$ at 1300°C (65 nm) followed by nitridation annealing in N$_2$O at 1300°C for 4 h, was fabricated. Fig. 3.7 shows the measured current gain as a function of collector current for the four BJTs (devices A-D in Table 3.3). The current gains were measured under $V_{CB} = 0$ V. The four BJTs exhibited a tendency where the current gain increases with increasing the collector current in the low-current region and falls at high collector current. As discussed in [17], the increase of the current gain at low collector current is explained by the low injection efficiency that is attributed to the interface recombination at the emitter-base junction and the surface recombination at SiO$_2$/SiC. The drop of current gain at high collector current is attributed to the saturation of the injected carriers in the base.

The BJTs passivated with deposited oxides annealed in N$_2$ showed a peak current gain of 35, whereas the BJTs passivated with deposited oxides annealed in N$_2$O showed a two times higher peak current gain of 73 (the common-emitter $I_C$-$V_{CE}$ characteristics and a Gummel plot of the BJT are shown in Fig. 3.8). Higher current gain could be achieved by utilization of NO anneal, resulting in a peak current gain of 85 (the common-emitter $I_C$-$V_{CE}$ characteristics and a Gummel plot of the BJT are shown in Fig. 3.9). Since the BJTs are processed simultaneously except for the surface passivation process, the current gain improvement is attributed to the lower surface recombination at the SiO$_2$/SiC interface by utilizing nitridation anneal in N$_2$O or NO for the deposited oxides. The utilization of N$_2$O or NO anneal is effective to reduce the interface traps at the SiO$_2$/SiC, resulting in lower surface recombination. It has been reported that the interface nitridation by N$_2$O or NO leads to the reduced interface state density near the both conduction band edge [18, 19] and valence band edge [20], and for (0001) as well as (1120) [21].

The reference BJTs passivated with thermally-grown oxides annealed in N$_2$O showed a current gain of 50, which is lower than that of the BJTs passivated with deposited oxides annealed in N$_2$O, indicating that the utilization of the deposited oxide instead of the thermally-grown oxides for the surface passivation contributed to the reduction of surface recombination. Note that these tendencies of BJTs are consistent with those of the MOS interface trap density, i.e., the oxide deposition and NO annealing processes, which is re-
Table 3.3: Process conditions for deposited and thermally-grown oxides.

<table>
<thead>
<tr>
<th>Device</th>
<th>Oxide</th>
<th>Annealing Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Annealing 1 (1300°C) → Annealing 2 (1300°C)</td>
</tr>
<tr>
<td>A</td>
<td>PECVD</td>
<td>—</td>
</tr>
<tr>
<td>B</td>
<td>PECVD</td>
<td>10%-diluted N₂O 2h</td>
</tr>
<tr>
<td>C</td>
<td>PECVD</td>
<td>10%-diluted NO 2h</td>
</tr>
<tr>
<td>D</td>
<td>Thermally-grown</td>
<td>10%-diluted N₂O 4h</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Device</th>
<th>Oxide</th>
<th>Annealing Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>PECVD</td>
<td>—</td>
</tr>
<tr>
<td>B</td>
<td>PECVD</td>
<td>10%-diluted N₂O 2h</td>
</tr>
<tr>
<td>C</td>
<td>PECVD</td>
<td>10%-diluted NO 2h</td>
</tr>
<tr>
<td>D</td>
<td>Thermally-grown</td>
<td>10%-diluted N₂O 4h</td>
</tr>
</tbody>
</table>

Figure 3.7: Measured current gain as a function of collector current for four BJTs (devices A–D in Table 3.3). Peak current gains were 35 for N₂-annealed-deposited oxide, 50 for N₂O-annealed-thermal oxide, 73 for N₂O-annealed-deposited oxide, and 85 for NO-annealed-deposited oxide.
3.4. Impact of Deposited Oxide Passivation on BJT Performance

Figure 3.8: (left) Common-emitter $I_C$-$V_{CE}$ characteristics of a BJT with a deposited oxide annealed in N$_2$O for 2 h. Maximum current gain of 73 was observed. (right) Gummel plot of the BJT. Current gain was calculated from the ratio of collector and base current.

Figure 3.9: (left) Common-emitter $I_C$-$V_{CE}$ characteristics of a BJT with a deposited oxide annealed in NO for 2 h. Maximum current gain of 86 was observed. (right) Gummel plot of the BJT. Current gain was calculated from the ratio of collector and base current.
ported to show the lowest interface trap density among the processes discussed here [13], contributing to the highest current gain in the BJTs, as shown in Fig. 3.10. These results suggest that advanced processes developed for high performance MOSFETs such as oxide deposition followed by NO anneal are promising for the surface passivation of the BJTs.

3.4.2 NO-Annealing Time Dependence

To achieve even higher current gain, we have investigated the NO annealing time dependence on the current gain in BJTs. Fig. 3.11 shows the measured current gain as a function of collector current for the BJTs passivated with deposited oxides annealed in NO for 0.5 h, 1 h, and 2 h. BJTs passivated with deposited oxides annealed in N₂ (without NO anneal) are also shown as a reference. Peak current gains were 85 for 2 h NO-anneal sample, whereas a much improved current gain of 97 for 1 h NO-anneal sample and 99 for 0.5 h NO-anneal sample were achieved. Short-period NO anneal contributed to enhancement of the current gain.

Fig. 3.12 shows the common-emitter $I_C-V_{CE}$ characteristics and a Gummel plot of a BJT with a deposited oxide that was annealed in NO for 30 min. A maximum current gain of 102 was achieved at a base current of 0.5 mA and $V_{CE} = 9$ V. The negative resistance of the collector current in the high-current region is attributed to the self-heating effect during measurement that increased the hole concentration in the p-SiC base and reduced the current gain. We obtained the open-base blocking voltage $V_{CEO}$ of 600 V, although these BJTs do not have junction termination.

3.4.3 Geometrical Effect

To further investigate the effect of surface recombination, BJTs with variable emitter finger width and different finger directions having a $\{\bar{1}100\}$ sidewall or a $\{1\bar{1}20\}$ sidewall were fabricated. From this subsection, surface passivation by deposited oxide nitrized in 10%-diluted NO at 1300°C for 30 min was employed to minimize the surface recombination for BJTs.

Fig. 3.13 summarizes the current gain of BJTs on (0001) with various finger width and directions grown by discontinuous and continuous runs. Fig. 3.13 clearly shows that the current gain depends on the finger width and direction. The current gain increases with the finger width because a wider BJT can reduce the effect of surface recombination at the sidewalls (emitter-size effect), and the gain saturated for finger width over 20 µm. BJTs with $\{1\bar{1}00\}$ sidewalls showed higher current gains than BJTs with $\{1\bar{1}20\}$ sidewalls, indicating a lower surface recombination on $\{1\bar{1}00\}$ sidewalls. Yano et al. pointed out that MOS interface properties of the trench sidewalls fabricated on SiC 8° off-axis substrates strongly depend on the crystal planes [22]. According to their report, $(1\bar{1}20)$ 8° off channel plane showed a lower interface state density ($D_{it}$), whereas $(\bar{1}1\bar{2}0)$ –8° off channel plane
3.4. Impact of Deposited Oxide Passivation on BJT Performance

Figure 3.10: Comparison of $D_{it}$ at SiO$_2$/SiC interface and current gain of BJT. BJT processed with low $D_{it}$ process showed high current gain.

Figure 3.11: Measured current gain as a function of collector current for BJTs passivated with deposited oxides annealed in NO. NO annealing time has been changed from 0.5 h to 1 h, 2 h. Peak current gains were 85 for 2 h NO anneal sample, 97 for 1 h NO anneal sample, 99 for 0.5 h NO anneal sample.
Chapter 3. Development of High-Current-Gain 4H-SiC BJTs

Figure 3.12: (left) Common-emitter $I_C$-$V_{CE}$ characteristics of a BJT with a deposited oxide annealed in NO for 30 min. Maximum current gain of 102 was observed. (right) Gummel plot of the BJT. Current gain was calculated from the ratio of collector and base current.

Figure 3.13: Summary of current gain of BJTs with various device geometries fabricated on (0001). Current gain increases with finger width. BJTs with \{1-100\} sidewalls exhibited higher current gain compared with those with \{11-20\} sidewalls.
exhibited a higher $D_{it}$ compared with \{1100\}, due to the large off-angle of the substrate. As a result, the sum of the $D_{it}$ at SiO$_2$/SiC\{1100\} is smaller than that at SiO$_2$/SiC\{1120\}. Since the $D_{it}$ value has correlation with the current gain in BJTs \cite{7, 23}, we infer that the high current gain in the BJTs with \{1100\} sidewalls is attributed to the smaller $D_{it}$ at \{1100\} planes that may suppress the surface recombination. With 20-$\mu$m-wide fingers and \{1100\} sidewalls, we achieved a current gain of 102, whereas we achieved a current gain of 93 with \{1120\} sidewalls.

### 3.5 Impact of n-SiC Passivation on BJT Performance

Toward further reduction of surface recombination, we investigate the effect of n-SiC surface passivation combined with high temperature HCl treatment on the current gain of 4H-SiC BJTs in this section.

#### 3.5.1 Aim and Concept

When we gain insights from AlGaAs/GaAs HBT, where extrinsic base surface was characterized by a surface recombination velocity \cite{24}, it is reported that graded-bandgap-base structure \cite{25} or fully-depleted AlGaAs passivation layer \cite{26–28} is effective to reduce the surface recombination. The graded-bandgap-base structure technique produces built-in internal electric field in p-base layer which bends lateral flow of injected electron toward the collector, eliminating emitter size effect. Similar approach is investigated by simulation in SiC BJTs \cite{29}, where a thin, highly-doped p-SiC layer between emitter-base region blocked injected electrons toward the surface. However, this is technologically difficult since it needs very thin (10 nm) top-base layer. In contrast, fully-depleted AlGaAs surface passivation techniques were developed to cut the access of electron toward the p-GaAs surface. Similar approach is investigated experimentally in SiC BJTs \cite{6}, where an extrinsic base is covered by a highly resistive p-type (HRP) region. Although this structure is applicable to SiC BJTs, it requires precise control to form the HRP region.

In this section, to further reduce the surface recombination and gain insights on it, we investigate an alternative structure that employs lightly-doped n-SiC as a passivation layer. This structure can be fabricated in almost the same way as conventional BJTs. We investigate the effect of n-SiC surface passivation layer, and technological issues observed in this structure are discussed. We also investigated the effect of high temperature HCl treatment, which is reported to reduce the surface roughness of SiC. We discuss the effect of different high temperature HCl treatment on the current gain of SiC BJTs.

In addition to ON-state characteristics, we present our newly established 11-$\mu$m-deep-mesa edge termination technique based on inductively coupled plasma (ICP) etching using Cl$_2$/O$_2$ gas and SiO$_2$ mask. We successfully demonstrate 1.0-1.5 kV BJTs with this technique. The advantages of this technique and the experimental details on the formation of
3.5.2 Low-Doped n-SiC Passivation

Fig. 3.14 shows the schematic structure of a fabricated BJT. We prepared BJT structure having 0.2-\(\mu\)m-thick N-doped n\(^-\)SiC spacer (\(N_d = 1 \times 10^{16}\) cm\(^{-3}\)) between emitter and base. Note that the emitter and base layer are grown in a different reactor. In this study, emitter was etched down to the middle of n-SiC spacer so that the n-SiC works as a passivation layer. We designed the final thickness of n-SiC surface passivation layer after all the processing should be 100 nm.

Fig. 3.15 shows the current gain as a function of collector current for the BJTs with n-SiC passivation layer. Measurement was performed under \(V_{CB} = 0\) V. Here, the base thickness was fixed to 350 nm. For comparison, BJTs without n-SiC passivation fabricated by etching emitter edge down to the extrinsic p-SiC base surface, and conventional BJT without n-SiC spacer and n-SiC passivation layer are shown. As shown in Fig. 3.15, they showed a tendency that the current gain increased with collector current, indicating recombination current is dominant at low collector current. Reference BJT showed a peak current gain of 100. By utilizing n-SiC spacer layer, the current gain was reduced to 86. By employing surface n-SiC passivation, the current gain was reduced to 43. As already discussed, if n-SiC surface passivation layer is fully depleted, it blocks the access of injected electrons in p-SiC toward the surface so that higher current gain is expected. However, our results showed opposite tendency. One possible explanation for this is that the n-SiC layer is not fully depleted under forward bias (see Fig. 3.16). In AlGaAs/GaAs HBT technology, it was pointed out that it is important to ensure the n-AlGaAs layer fully depleted. Otherwise parasitic emitter current flows through the undepleted portion of the passivation ledge, and then upon reaching the end of the ledge (nearby the base contacts), be injected into the base [30]. Since an ohmic contact region is considered to have very high surface recombination velocity, the recombination current at the base contacts would limit current gain. Although we designed n-SiC layer above p-SiC is as thin as 100 nm, it might not be sufficient enough to be fully depleted. On the other hand, utilization of thinner n-SiC passivation layer is technologically difficult. So our results indicate that to employ such n-SiC passivation layer, we need lower doping (\(< N_d = 5 \times 10^{15} \) cm\(^{-3}\)) to make it fully depleted.

3.5.3 High-Temperature HCl Treatment

To further gain insights on the surface recombination in SiC BJTs, we conducted high temperature HCl gas etching. This aims at suppression of surface roughening after RIE, which may contribute to the reduction of interface states at SiO\(_2\)/SiC and thus surface recombination current. We conducted high temperature HCl gas etching (0.3% HCl diluted in H\(_2\)) at 1300\(^\circ\)C or 1500\(^\circ\)C. Typical etching rate was 0.42 \(\mu\)m/h and 0.51 \(\mu\)m/h, respectively. The
3.5. Impact of n-SiC Passivation on BJT Performance

**Figure 3.14:** Schematic cross section of 4H-SiC BJT with n-SiC spacer layer.

**Figure 3.15:** (left) Current gain as a function of collector current and (right) summary of peak current gains for BJTs with n-SiC passivation layer, BJTs without n-SiC passivation fabricated by etching emitter edge down to the extrinsic p-SiC base surface, and conventional BJT without n-SiC spacer and n-SiC passivation layer. Base thickness was fixed to 350 nm.
Figure 3.16: Schematic illustration of electron flow under forward bias. (a) reference BJT (b) BJT with fully depleted n-SiC surface passivation layer having (ideal case) (c) BJT with n-SiC surface passivation layer which is not fully depleted under forward bias.

Figure 3.17: (left) Current gain as a function of collector current and (right) summary of peak current gains for BJTs with n-SiC passivation layer treated with HCl gas etching. Base thickness was varied from 350 nm to 250 nm.
3.5. Impact of n-SiC Passivation on BJT Performance

etching time was adjusted to get an etched SiC thickness of 200 nm. Fig. 3.17 shows the current gain as a function of collector current for the BJTs with n-SiC passivation layer. When the base thickness is 350 nm, peak current gains of 51 and 83 were obtained in the case of HCl gas etching at 1300°C and HCl gas etching at 1500°C, respectively. On the other hand, when the base thickness is 250 nm, a peak current gain of 115 was obtained in both cases of HCl gas etching at 1300°C and 1500°C. The common-emitter $I_C-V_{CE}$ characteristics of the BJTs are shown in Fig. 3.18.\(^1\)

Judging from the results on BJTs with base thickness of 250 nm, we speculate that surface recombination current was independent on HCl gas etching temperature. In other words, the fact that we observed significant difference in the case of base thickness of 350 nm with different HCl gas etching temperature might not be associated with the suppression of surface recombination but another mechanism. One explanation of this may be the suppression of bulk recombination by annealing at 1500°C. Although we reported that the deep-level-reduction process based on thermal oxidation may greatly reduce the bulk recombination in SiC BJTs [31], final oxidation steps still leaves a new center, namely, HK0 center associated with C-interstitials [32], which may contribute to the bulk recombination in p-SiC. It is also known that such HK0 center can be eliminated by high temperature annealing at 1500°C [15, 32]. Therefore, we assume that HCl gas etching at 1500°C contributed to the elimination of the HK0 center, resulting in improved current gain. When the base thickness is 250 nm, there is no difference in current gain, which may be attributed to the sufficient lifetime in p-SiC base when the base thickness was 250 nm.

3.5.4 Deep-Mesa Edge Termination for 1 kV SiC BJTs

In addition to ON-state characteristics, the OFF-state characteristics of the BJTs are also characterized in this study. It is known that the edge termination is important to achieve high blocking capability under reverse bias, since electric-field crowding mostly occurs at the mesa edge. To solve this, we utilized deep-mesa edge termination in this study. This technique was introduced recently in SiC devices, where 6 $\mu$m [33] or 2.5 – 7.5 $\mu$m [34] deep trench was formed to obtain 1.2 kV-class performance. There are several advantages of this technique beyond conventional junction termination extension (JTE) [23, 35] or guard-rings (GRs) [5, 6]: (1) Compared with JTE, additional ion implantation process (usually once or twice) and optimization of dose sensitive to surface charge is unnecessary; (2) GRs need lithography step with a few micron ring space, which can give some deviation in blocking performance; (3) Compared with both JTE and GRs, chip area can be saved, contributing to the reduction of fabrication cost. One of the problems in deep-mesa edge termination is micro-masking as well as a metal contamination since Ni is usually used as a mask to obtain high etching selectivity. Alternatively, we developed a Cl\(_2\)-based RIE with high selectivity

\(^1\)A 250 nm-base BJT treated with HCl gas etching at 1500°C (without n-SiC passivation) is also shown. This BJT has emitter width of 0.8 $\mu$m, and exhibited a current gain of 140.
Chapter 3. Development of High-Current-Gain 4H-SiC BJTs

Figure 3.18: Common-emitter $I_C$-$V_{CE}$ characteristics of BJTs: 350 nm-base BJTs treated with HCl gas etching at (a) 1300°C and (b) 1500°C, 250 nm-base BJTs treated with HCl gas etching at (c) 1300°C and (d) 1500°C, and (e) 250 nm-base BJT treated with HCl gas etching at 1500°C (without n-SiC passivation).
3.5. Impact of n-SiC Passivation on BJT Performance

using a deposited SiO₂ mask in this study.

The RIE was performed with Samco RIE-101iPH etcher under 1 Pa with a Cl₂ flow rate of 25 sccm, and ICP/Bias was set to 300/150 W. Fig. 3.19 shows the impact of additional O₂ flow on the etching rate and selectivity. Without O₂ flow, the selectivity was 2.8. By increasing O₂ flow, we found that the selectivity was increased when the O₂ flow was below 15 sccm. This may be because Cl₂ gas primarily attacks Si while additional O₂ gas supports the reaction with C as follows:

\[
\text{SiC} + 2\text{Cl}_2 \rightarrow \text{SiCl}_4 + C \quad (3.6)
\]

\[
\text{C} + \text{O}_2 \rightarrow \text{CO}_2 \quad (3.7)
\]

The similar tendency that the etching rate of SiC and thus selectivity become large with additional flow of O₂ can be found in CF₄/O₂ based RIE. The advantage of Cl₂ based RIE over CF₄-based RIE is the low etching rate of SiO₂. Thus, high selectivity of SiC over SiO₂ can be obtained in Cl₂/O₂-based RIE. As shown in Fig. 3.19, the maximum selectivity of 6.5 and 7.7 were obtained in the case of O₂ flow of 10 sccm and 15 sccm, respectively. It should be noted that in the case of O₂ flow of 15 sccm, however, we observed micro-masking. This may be because too much flow O₂ causes additional reaction with SiCl₄, which was produced by SiC etching:

\[
\text{SiCl}_4 + \text{O}_2 \rightarrow \text{SiO}_2 + 2\text{Cl}_2 \quad (3.8)
\]

Accordingly, O₂ flow of 10 sccm (SiC etching rate: 245 nm/min) was used for BJT fabrication. A SEM top-view and cross-sectional view were shown in Fig. 3.20. We successfully fabricated 11-μm-deep trench with a little micro-masking. In this case, the base mesa edge was etched down to the substrates so that the effect of electric field crowding at the mesa edge is completely eliminated.

Blocking characteristics of the BJTs are shown in Fig. 3.21. The BJTs showed open-emitter blocking voltage (\(V_{CBO}\)) of 1680 V and 1390 V when the base thickness was 350 nm and 250 nm, respectively. Since \(V_{CBO}\) reflects blocking characteristics of base-collector diodes (theoretical breakdown voltage: 1850 V), this result suggests that base-collector diodes are successfully fabricated with the deep-mesa edge termination. The lower \(V_{CBO}\) in the case of base thickness of 250 nm may be associated with ion implantation underneath the base contact region. In this study, we utilized an ion implantation with a high dose of \(1.2 \times 10^{16} \text{ cm}^{-2}\) (corresponding impurity concentration and depth: \(3 \times 10^{20} \text{ cm}^{-3}, 0.4 \mu\text{m}\)). These implanted atoms penetrate the base-collector junction in the case of base thickness of 250 nm, whereas it does not occur in the case of base thickness of 350 nm. Since such high-dose implantation causes defective region especially near the tail region of implanted species and may generate leakage current, we assume that such deep implantation penetrating base-collector junction affected the blocking characteristics. As for open-base blocking voltage (\(V_{CEO}\)), BJTs showed 1390 V and 1030 V when that base thickness was 350 nm and 250 nm,
Figure 3.19: (left) Etching rate of SiC and SiO$_2$, and calculated etching selectivity in Cl$_2$/O$_2$ RIE under 1 Pa, Cl$_2$ flow of 25 sccm, and ICP/Bias = 300/150W. (right) SEM top-views of fabricated 11-µm-deep mesa with different O$_2$ flow.

Figure 3.20: A SEM cross-sectional view of fabricated 11-µm-deep mesa.
3.5. Impact of n-SiC Passivation on BJT Performance

Figure 3.21: Open-base ($V_{CBO}$) and open-emitter blocking voltage ($V_{CEO}$) of fabricated BJTs. BJT with base thickness of 350 nm showed $V_{CEO}$ of 1470 V and $V_{CBO}$ of 1680 V. BJT with base thickness of 250 nm showed $V_{CEO}$ of 1030 V and $V_{CBO}$ of 1390 V.
respectively. Although reduced blocking voltage was obtained in the case of base thickness of 250 nm due to the deep ion implantation mentioned above, we successfully demonstrated a 1 kV-class BJT with these techniques.

### 3.6 Impact of Continuous Epitaxy on BJT Performance

#### 3.6.1 Effect of Continuous Epitaxy

In the previous sections, effect of surface passivation was investigated. Although the surface recombination was suppressed, the current gain was still around 100. So we utilized a continuous growth run from the base to the emitter to suppress the interface recombination. Fig. 3.22 shows the current gain as a function of collector current for the BJTs on (0001) with 20-µm-wide fingers and \{1100\} sidewalls grown by discontinuous and continuous runs. A higher current gain in the entire collector current range was obtained in a BJT using continuous growth. As shown in Fig. 3.23, the peak current gain in the continuously grown sample showed current gain of 257. The gain of 257 is twice as large as the previous record current gain [6, 8]. This improvement in current gain is attributed to the reduction of the recombination current at the emitter junction due to the reduction of the interface states by continuous growth as is previously reported [2, 4]. However, when we compare with the BJTs that have similar device structure and fabrication process reported by other group [11], the improvement of current gain is very significant. Since the recombination current \(I_r\) that limits the current gain and effective lifetime of minority carriers \(1/\tau\) can be described as

\[
I_r = I_{r,\text{Interface}} + I_{r,\text{Surface}} + I_{r,\text{Bulk}}
\]

and

\[
1/\tau = 1/\tau_{\text{Surface}} + 1/\tau_{\text{Interface}} + 1/\tau_{\text{Bulk}},
\]

we assume that not only continuous growth but also well-optimized surface passivation combined with an intentional DLR-process described in this thesis contributed to such high current gains. It should be noted that the BJT showed a clear emitter-size effect, as discussed in Section 3.4.3. A maximum current gain of 262 was obtained with a finger width of 50 µm (Fig. 3.24).

#### 3.6.2 High Temperature Characteristics

High temperature characteristics of the BJTs with a finger width of 20 µm were investigated. Fig. 3.25 (a) shows the Gummel plots and measured current gains as a function of collector current for the BJTs at elevated temperature. The current gains were measured under \(V_{CB} = 0\) V. The current gain was calculated to be the ratio of collector current to base
3.6. Impact of Continuous Epitaxy on BJT Performance

![Figure 3.22](image)

**Figure 3.22:** Current gains as function of collector current for BJTs with 20-µm-wide fingers and \{1100\} sidewalls grown by discontinuous and continuous growth runs.

![Figure 3.23](image)

**Figure 3.23:** Common-emitter $I_C$-$V_{CE}$ characteristics and Gummel plot of SiC BJT on (0001) with 20-µm-wide finger and \{1100\} sidewall. Record current gain of 257 was achieved in BJT.

![Figure 3.24](image)

**Figure 3.24:** Summary of current gain of BJTs with various device geometries fabricated on (0001). Current gain increases with finger width. BJTs with \{1100\} sidewalls exhibited higher current gain compared with those with \{1120\} sidewalls.
Figure 3.25: Gummel plots and current gains as a function of collector current for the BJTs at elevated temperature measured under (a) $V_{CB} = 0$ V (b) $V_{CB} = 10$ V. Current gain gradually decreased with temperature due to the activation of base acceptors. Current gain drop at lower collector current was observed due to a voltage drop across the collector.

Figure 3.26: High temperature characteristics of SiC BJTs. The current gain of 257 and $R_{sp\_on}$ of 3.4 mΩcm$^2$ was obtained at RT, whereas the current gain of 127 and $R_{sp\_on}$ of 7.9 mΩcm$^2$ was achieved at $250^\circ$C.
current. We observed a tendency that the current gain gradually decreased with temperature due to the activation of base acceptors. It is worth noting that at elevated temperature, the current gain drop at lower collector current was observed. This is assume to be due to the decreased mobility and thus increased resistance in collector region, which gives rise to a voltage drop across the collector region and causes forward biasing of base-collector junction. To confirm this, we also carried out the same measurement under $V_{CB} = 10V$. As shown in Fig. 3.25 (b), current gain drop was not observed by applying $V_{CB}$, suggesting that the voltage drop across the collector which forward biases base-collector junction affected the measurements.

High temperature $I_C-V_{CE}$ characteristics of the BJTs are shown in Fig. 3.26. Assuming an active area of 100 $\mu$m $\times$ 40 $\mu$m (0.004 mm$^2$) including contact pads, a current gain of 257 and $R_{sp\_on}$ of 3.4 m$\Omega$cm$^2$ were obtained at RT, whereas the current gain of 127 and $R_{sp\_on}$ of 7.9 m$\Omega$cm$^2$ were achieved at 250°C.

3.7 Utilization of (000$\bar{1}$) C-face for SiC BJTs

3.7.1 Motivation

In the previous section, record-breaking current gain was achieved in the BJTs. However, they still showed an emitter-size effect which indicates the presence of surface recombination. It is reported that lower interface state density can be obtained for SiO$_2$/SiC(000$\bar{1}$) structures adequately processed on (000$\bar{1}$)C-face [13], so that there is a possibility of reduction of recombination current in SiC BJT. Therefore, we attempt to utilize SiC(000$\bar{1}$)C-face to fabricate the BJTs.

3.7.2 Fabrication Process

C-face BJTs were grown in a same run as Si-face BJTs. Due to the difference of incorporation mechanisms of impurities, the base doping was reduced to $2 \times 10^{17}$ cm$^{-3}$, whereas it was $1 \times 10^{18}$ cm$^{-3}$ on Si-face, as shown in Fig. 3.27. For the deep-level-reduction process, due to the fast oxidation rate on C-face, we utilized a short oxidation of 15 min to obtain similar oxide thickness as on Si-face.

3.7.3 Operation of SiC BJTs on (000$\bar{1}$) C-face

Fig. 3.28 shows the current gains as a function of collector current for the BJTs with 20-$\mu$m-wide fingers and {1100} sidewalls fabricated on (0001) and (000$\bar{1}$). Since the doping concentration of the base layer on (000$\bar{1}$) is a factor of 5 smaller than that on (0001), the BJT on (000$\bar{1}$) enters a high injection mode at a lower collector current compared with BJTs on (0001); thus it showed a peak current gain at a lower collector current. As shown in Fig. 3.29, a very high current gain of 439 was obtained in the BJT fabricated on (000$\bar{1}$),
Figure 3.27: Schematic cross section of 4H-SiC BJT fabricated on (000\bar{1}).

Figure 3.28: Current gains as a function of collector current for BJTs with 20-\mu m-wide fingers and \{1100\} sidewalls fabricated on (0001) and (000\bar{1}). A very high current gain of 439 was obtained in BJT fabricated on (000\bar{1}).
3.7. Utilization of (0001) C-face for SiC BJTs

![Graphs](image)

**Figure 3.29:** (a)(b) Common-emitter \( I_C - V_{CE} \) characteristics and (c) Gummel plot of SiC BJT on (0001) with 20-µm-wide finger and \{1100\} sidewall. Record current gain of 439 was achieved in BJT.
which is the highest value ever reported among the SiC BJTs. It should be noted that we applied the surface passivation process and DLR-process optimized for SiC(0001) thus there is still room for improvement in the fabrication processes. However, the operation of C-face BJTs with such high current gain described in this thesis indicates the future possibility of C-face BJTs.

3.7.4 High Temperature Characteristics

High temperature characteristics of the BJTs were investigated. Fig. 3.30 (a) shows the Gummel plots and measured current gains as a function of collector current for the BJTs at elevated temperature. The current gains were measured under $V_{CB} = 0$ V. The current gain was calculated to be the ratio of collector current to base current. We observed a tendency that the current gain gradually decreased with temperature due to the activation of base acceptors. Current gain drop at lower collector current was observed at elevated temperature. As discussed in Section 3.6.2, this is due to the decreased mobility and thus increased resistance in collector region, which gives rise to a voltage drop across the collector region and causes forward biasing of base-collector junction. To confirm this, we also carried out the same measurement under $V_{CB} = 5$ V. As shown in Fig. 3.25 (b), current gain drop was not observed by applying $V_{CB}$, suggesting that the voltage drop across the collector which forward biases base-collector junction affected the measurements.

High temperature $I_C-V_{CE}$ characteristics of the BJTs are shown in Fig. 3.31. Assuming an active area of 100 $\mu$m $\times$ 40 $\mu$m (0.004 mm$^2$) including contact pads, a current gain of 439 and $R_{sp\text{-}on}$ of 4.2 mΩcm$^2$ were obtained at RT, whereas the current gain of 165 and $R_{sp\text{-}on}$ of 7.9 mΩcm$^2$ were achieved at 250°C. Although the C-face BJT is not suitable for high voltage application (> 600V) due to the low base doping, the operation of C-face BJTs with such high current gain at elevated temperature is attractive for high temperature SiC integrated circuits (ICs).

3.7.5 Reliability

It is reported that the bipolar devices can degrade when the stacking fault is included in the active region. This phenomena is so called bipolar degradation [36, 37]. This phenomena is caused by the expansion of stacking fault in the epilayer, which is driven by recombination of electron–hole pairs. To investigate this degradation phenomena, a C-face BJT is stressed under the condition of collector current $I_C = 10$ mA and base current $I_B = 0.05$ mA, corresponding to the current density of approximately 250 A/cm$^2$. As shown in Fig. 3.32, no degradation was observed after the stress test of 30 min. Since such degradation phenomena is observed from the early stage of stress test, it is shown that no bipolar degradation and thereby no stacking fault was observed in the C-face BJT.
3.8. 17 kV 4H-SiC BJTs with Low On-Resistance

Figure 3.30: Gummel plots and current gains as a function of collector current for the BJTs at elevated temperature measured under (a) $V_{CB} = 0$ V (b) $V_{CB} = 5$ V. Current gain gradually decreased with temperature due to the activation of base acceptors. Current gain drop at lower collector current was observed due to a voltage drop across the collector.

Figure 3.31: High temperature characteristics of SiC BJTs. The current gain of 439 and $R_{sp\_on}$ of 4.2 mΩcm$^2$ were obtained at RT, whereas the current gain of 165 and $R_{sp\_on}$ of 7.9 mΩcm$^2$ were achieved at 250°C.
Figure 3.32: Common-emitter current gain as a function of stress time of SiC BJT on (0001). Current stress of $I_C = 10$ mA and $I_B = 0.05$ mA was applied to the BJT.
3.8 17 kV 4H-SiC BJTs with Low On-Resistance

3.8.1 Motivation

Unlike Si power BJTs, SiC BJTs are free from 2nd breakdown; (1) they show a negative temperature coefficient of current gain so that they are free of forward-biased 2nd breakdown associated with thermal runaway, (2) thanks to the high electric field and high electron saturation velocity in SiC, they show no reverse-biased 2nd breakdown during turn-off process and thus square safe operating area can be obtained [38]. The SiC BJTs have currently been reported in 1 kV – 10 kV range with low on-resistance close to SiC unipolar limit. Although the low current gain was one of the remaining issues, we reported a high current gain of 257 at room temperature and 127 at 250°C [31], making the BJTs more attractive as power switches.

To expand BJT applications to high voltage (∼10 kV) range, it is important to establish the proper edge termination technique to reduce the electric field crowding at the mesa edge. Currently, only a few reports on such high voltage (∼10 kV) BJTs are available [39, 40], and focused research on edge termination technique for such high voltage is necessary. Recently, we reported in PiN diodes a novel edge termination technique referred to as space-modulated junction termination extension (SM-JTE) featuring 2 zone-JTE and guard rings, which allowed us to achieve a high breakdown capability with an improved JTE dose window [41]. However, there has been no experimental study on such edge termination applied to SiC BJTs.

In this section, we report 20 kV-class SiC BJTs with SM-JTE. We investigated the impacts of the SM-JTE on the performance of SiC BJTs. In ON-state characteristics, they showed a maximum current gain of 60 and minimum specific on resistance of 242 mΩcm² assuming current spreading, which is below the SiC unipolar limit. In OFF-state characteristics, we achieved the open-base blocking voltage of > 17 kV (measurement system limit), which is a highest blocking voltage among SiC switching devices.

3.8.2 Design and Fabrication

Fig. 3.33 shows the schematic structure of a fabricated circular BJT. The BJT structure was grown on n-type 4H-SiC (0001) 8° off-axis substrates with a 186-µm-thick N-doped n-SiC collector ($N_d = 2.3 \times 10^{14}$ cm⁻³). The theoretical breakdown voltage for this drift layer is 26.8 kV. A 0.35-µm-thick Al-doped ($N_a = 1\times10^{18}$ cm⁻³) p⁺-SiC base and a 1.2-µm-thick N-doped n⁺-SiC emitter ($N_d = 2\times10^{19}$ cm⁻³) were grown continuously in the same reactor by chemical vapor deposition. Vertical emitter mesa was formed by RIE, whereas improved bevel mesa was applied to the base to reduce the electric field crowding at the mesa edge under reverse bias [42].

Multiple Al⁺ ion implantations at 500°C with an impurity concentration of $2\times10^{20}$ cm⁻³ were carried out to form p⁺⁺ base contact regions (depth ~ 70 nm), whereas multiple Al⁺ ion
Figure 3.33: Schematic illustration and photo of fabricated ultrahigh-voltage 4H-SiC BJTs.
implantations at room temperature were performed to form JTE (depth $\sim 1 \mu m$). We employed SM-JTE (total length $500 \mu m$) consisting of $440 \mu m$ JTE + 3 rings (10 $\mu m$-wide and 10 $\mu m$-space). The JTE dose ($D_{JTE}$) and JTE length ($L_{JTE}$) were $D_{JTE1} : D_{JTE2} = 3 : 2$ and $L_{JTE1} : L_{JTE2} = 4 : 1$, and $D_{\text{ring}}$ was equal to $D_{JTE2}$. The $D_{JTE1}$ ranged from $1.2 \times 10^{13}$ cm$^{-2}$ to $1.8 \times 10^{13}$ cm$^{-2}$.

Subsequently, oxidation ($1150^\circ C, 5 \ h \times 2$), activation annealing of all the implants at $1700^\circ C$ for 20 min in Ar, and oxidation ($1150^\circ C, 5 \ h \times 2$), which referred to as deep-level-reduction process [31], were performed to maximize the lifetime of p-SiC base. In addition, to achieve further reduction of deep levels, Ar annealing at $1550^\circ C$ for 30 min were carried out, which is reported to be effective to eliminate the deep levels formed after the oxidation [32].

For the passivation, 30 nm-thick thermal oxides grown in 10%-diluted N$_2$O at $1300^\circ C$ for 5 h and 80 nm-thick deposited oxides nitrided in 10%-diluted NO at $1300^\circ C$ for 30 min were used in this study. Ni was deposited onto the emitter, base, and collector, and they were sintered in Ar at $800^\circ C$ for 3 min followed by $950^\circ C$ for 2 min. After the metallization, thick Ti/Al was deposited onto the emitter and base to reduce the voltage drop across the contact area. Finally, the surface was passivated by a polyimide to insulate the device.

### 3.8.3 Forward Characteristics

Fig. 3.34 shows the current gains as a function of collector current for the BJTs passivated with N$_2$O-grown oxide and deposited oxide nitrided in NO. The BJT passivated with N$_2$O-grown oxide showed a current gain of 21, whereas BJT passivated with deposited oxide nitrided in NO showed a current gain of 63. The improvement of current gain by deposited oxide + NO anneal process is attributed to the reduction of the surface recombination by utilizing improved surface passivation process [7]. Compared with [31], where the gain of 257 was obtained, the gain of 60 in this study is lower. This may be associated with the quality of very thick epilayer, which may have more number of structural defects that limits the current gain. It is worth noting that current gain drop at lower collector current was observed even at room temperature. As discussed in Section 3.6.2, this is attributed to the high resistance in collector region ($N_d$ is as low as $2.3 \times 10^{14}$ cm$^{-3}$), which gives rise to a voltage drop across the collector region and causes forward biasing of base-collector junction. By applying $V_{CB}$, current gain drop was suppressed, and improved characteristics were obtained.

Fig. 3.35 shows forward common-emitter current-voltage $I$-$V$ characteristics of the fabricated BJT passivated with N$_2$O-grown oxide. The characteristics showed two different slope at low collector voltage, which corresponds to the saturation region and quasi-saturation region. The on-resistance $R_{sp\_on}$ measured at 2 mA is calculated to be 55 m$\Omega$cm$^2$ without considering current spreading effect and 242 m$\Omega$cm$^2$ assuming current spreading. The $R_{sp\_on}$ is below the drift resistance ($\sim 420$ m$\Omega$cm$^2$) so that the conductivity modulation
Chapter 3. Development of High-Current-Gain 4H-SiC BJTs

Figure 3.34: (a) Current gains as a function of collector current and (b) Gummel plots for the BJTs passivated with N$_2$O-grown oxide and deposited oxide nitrided in NO.

Figure 3.35: Common-emitter $I_C$-$V_{CE}$ characteristics and open-base, open-emitter blocking characteristics of SiC BJT passivated by N$_2$O-grown oxide.
3.8. 17 kV 4H-SiC BJTs with Low On-Resistance

may be present, although it was not clearly seen in the saturation region since the curves with different base current overlapped each other. Likely explanation of the presence of conductivity modulation is due to the low carrier concentration in n-SiC collector while relatively high carrier concentration in p-SiC base are used to provide minority carriers to the collector. Quasi-saturation region observed only when the base current \( I_B \) is large can be explained by high series resistance of p-SiC base \( R_B \). When \( R_B \) and \( I_B \) is large, high \( V_{BE} \) is required since there is a voltage drop across the base region (emitter-base spacing used in this study is 20 \( \mu \)m). As a result, base-collector junction underneath the base contact region is forward biased and produces the parasitic current (Fig. 3.36), which contributes to the base current and reduces the effective current gain.

Fig. 3.37 shows forward common-emitter I-V characteristics of the fabricated BJT passivated with deposited oxide nitrided in NO. As shown in Fig. 3.37, the characteristics also showed saturation region and quasi-saturation region. The on-resistance \( R_{sp, on} \) measured at 2 mA is calculated to be 73 m\( \Omega \)cm\(^2\) without considering current spreading effect and 321 m\( \Omega \)cm\(^2\) assuming current spreading. The \( R_{sp, on} \) is below the drift resistance (\( \sim 420 \) m\( \Omega \)cm\(^2\)) so that the conductivity modulation may be present, although it was not clearly seen in the saturation region since the curves with different base current overlapped each other.

3.8.4 Reverse Characteristics

The blocking voltage as a function of \( D_{JTE1} \) simulated with DESSIS by Synopsis\( ^{\text{TM}} \) TCAD is plotted in Fig. 3.38. From the simulation, 20 kV blocking can be achieved in wide range of \( D_{JTE1} = 0.8-1.6 \times 10^{13} \text{ cm}^{-2} \) with SM-JTE. Experimental data of both open-base \( (V_{CEO}) \) and open-emitter \( (V_{CBO}) \) blocking voltage are also shown in Fig. 3.38. It is known that if a current gain is very high, the generated holes are injected into the base that triggers an emitter current multiplied by a factor of current gain. Such transistor action ends up with low \( V_{CEO} \). In our BJTs investigated in this study, there is a little difference in \( V_{CEO} \) and \( V_{CBO} \), so that such transistor action did not occur. This fact is favorable when the BJTs are integrated for converter or inverter applications, where base-collector diode is used as freewheeling PiN diodes [43]. Experimental data suggested the different tendency of blocking voltage with \( D_{JTE1} \) in two types of BJTs. This is attributed to the presence of interface charge at SiO\(_2\)/SiC [23]. It was reported that the positive charge at the SiO\(_2\)/SiC interface act as a space charge, which causes a effective dose shift in experimental breakdown voltage compared with the simulation.

The blocking characteristics of the BJTs with \( D_{JTE1} \) of \( 1.2 \times 10^{13} \text{ cm}^{-2} \) are shown in Fig. 3.35 and Fig. 3.37. We achieved high blocking voltage of \( \geq 17 \text{ kV} \) in both BJTs, which is, to the authors’ knowledge, highest blocking voltage among SiC switching devices. It should be noted that the measurement was limited to 17 kV due to our measurement system. Since the leakage current was as low as 1 nA, we expect even high blocking voltage,
Figure 3.36: Schematic illustration of parasitic current, which contributes to the base current and reduces the effective current gain.

Figure 3.37: Common-emitter $I_C-V_{CE}$ characteristics and open-base, open-emitter blocking characteristics of SiC BJT passivated by deposited oxide annealed in NO.
Figure 3.38: Simulated and experimental blocking voltage of 4H-SiC BJTs. Experimental data was limited to 17 kV due to our measurement setup.
which is suggested by simulation. From these results, SM-JTE can be used as an effective technology for SiC BJTs.

3.9 Comparison with Reported BJTs

The fabricated BJTs on Si-face and C-face showed current gain of 257 and 439 at room temperature. Fig. 3.39 shows the benchmark of current gain of SiC BJTs reported in literature and this study. Our results mark 2–3 times higher current gain than conventional record. This record current gain is attributed to the ultimate reduction of surface, interface, and bulk recombination as well as proper design of SiC BJTs, as investigated in this chapter. We hope that these technology investigated in this chapter will accelerate the commercial production of SiC BJTs.

3.10 Summary

In this chapter, we have investigated the suppression of surface, interface, and bulk recombination as well as proper design of SiC BJTs to improve the current gain.

We proposed the concept of deep-level-reduction process to enhance the lifetime of p-SiC base and thus suppress the bulk recombination. Then we investigated 4H-SiC BJTs passivated by deposited oxides with various post-deposition annealing processes to suppress the surface recombination. Using deposited oxides annealed in N\textsubscript{2}O and NO, and \{1100\} sidewall, we successfully demonstrated SiC BJTs with high current gains of 73 and 102 due to the reduced surface recombination, respectively, whereas BJTs having conventional thermally-grown oxides showed a current gain of 50.

Toward further reduction of surface recombination, we investigated effect of n-SiC surface passivation combined with high temperature HCl treatment on the current gain of 4H-SiC BJTs. With n-SiC passivation, the current gain was unexpectedly reduced from 102 to 43 due to the presence of undepleted portion of n-SiC surface passivation layer. On the other hand, following high temperature HCl treatment at 1500°C improved current gain to 82 (base thickness of 350 nm) and 115 (base thickness of 250 nm). These BJTs showed 1.0-1.5 kV blocking performance with newly developed 11-µm-deep mesa edge termination technique based on Cl\textsubscript{2} ICP and SiO\textsubscript{2} mask.

Moreover, we investigated the effect of continuous epitaxy on the current gain of SiC BJTs to reduce the interface recombination. We successfully demonstrated 4H-SiC BJTs with a record current gain of 257 at room temperature and 127 at 250°C on the (0001)Si-face, which is twice as large as the previous record gain. We assume that not only continuous growth but also well-optimized surface passivation combined with an intentional DLR-process described in this thesis contributed to such high current gains. In other
Figure 3.39: Benchmark of current gain of 4H-SiC BJTs in the past 10 years. Our results mark 2–3 times higher current gain than conventional record.
Table 3.4: Evolution of SiC BJTs investigated in this study.

<table>
<thead>
<tr>
<th>Generation</th>
<th>1st</th>
<th>2nd</th>
<th>3rd</th>
</tr>
</thead>
<tbody>
<tr>
<td>Emitter</td>
<td>$2 \times 10^{19} \text{cm}^{-3}$, 1.2 $\mu$m</td>
<td>$2 \times 10^{19} \text{cm}^{-3}$, 1.2 $\mu$m</td>
<td>$2 \times 10^{19} \text{cm}^{-3}$, 1.2 $\mu$m</td>
</tr>
<tr>
<td>Base</td>
<td>$1 \times 10^{18} \text{cm}^{-3}$, 0.35 $\mu$m</td>
<td>$1 \times 10^{18} \text{cm}^{-3}$, 0.35 $\mu$m</td>
<td>$1 \times 10^{18} \text{cm}^{-3}$, 0.25 – 0.35 $\mu$m</td>
</tr>
<tr>
<td>Collector</td>
<td>$5 \times 10^{15} \text{cm}^{-3}$, 10 $\mu$m</td>
<td>$5 \times 10^{15} \text{cm}^{-3}$, 10 $\mu$m</td>
<td>$5 \times 10^{15} \text{cm}^{-3}$, 10 $\mu$m</td>
</tr>
<tr>
<td>Current Gain</td>
<td>35 – 73</td>
<td>86 – 102</td>
<td>51 – 140</td>
</tr>
<tr>
<td>$R_{\text{sp-on}}$</td>
<td>–</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>$V_{\text{CEO}}$</td>
<td>600 V</td>
<td>600 V</td>
<td>1 kV – 1.5 kV</td>
</tr>
<tr>
<td>DLR-Process</td>
<td>Oxidation</td>
<td>Oxidation</td>
<td>Oxidation + HCl 1300–1500°C</td>
</tr>
<tr>
<td>Passivation</td>
<td>Depo. + N$_2$ Depo. + NO Anneal</td>
<td>Depo. + NO Anneal Low-Doped n-SiC</td>
<td></td>
</tr>
<tr>
<td>Continuous Epi</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Edge Termination</td>
<td>None</td>
<td>None</td>
<td>Deep-Mesa Edge Termination</td>
</tr>
<tr>
<td>Emitter Metal</td>
<td>Ni</td>
<td>Ni</td>
<td>Ni</td>
</tr>
<tr>
<td>Base Metal</td>
<td>Ti/Al/Ni</td>
<td>Ni</td>
<td>Ni</td>
</tr>
<tr>
<td>RTA</td>
<td>950°C</td>
<td>950°C</td>
<td>950°C</td>
</tr>
<tr>
<td>Note</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 3.5: Evolution of SiC BJTs investigated in this study.

<table>
<thead>
<tr>
<th>4th</th>
<th>5th</th>
</tr>
</thead>
<tbody>
<tr>
<td>(2 \times 10^{19} \text{cm}^{-3}, 1.2 \mu\text{m})</td>
<td>(2 \times 10^{19} \text{cm}^{-3}, 1.2 \mu\text{m})</td>
</tr>
<tr>
<td>(1 \times 10^{18} \text{cm}^{-3}) (Si-face), (2 \times 10^{17} \text{cm}^{-3}) (C-face), 0.35 (\mu\text{m})</td>
<td>(1 \times 10^{18} \text{cm}^{-3}, 0.35 \mu\text{m})</td>
</tr>
<tr>
<td>(1 \times 10^{16} \text{cm}^{-3}, 10 \mu\text{m})</td>
<td>(2.3 \times 10^{14} \text{cm}^{-3}, 186 \mu\text{m})</td>
</tr>
<tr>
<td>257 (Si-face) – 439 (C-face)</td>
<td>20 – 60</td>
</tr>
<tr>
<td>3.4 m(\Omega)cm(^2) (Si-face) – 4.2 m(\Omega)cm(^2) (C-face)</td>
<td>242 – 321 m(\Omega)cm(^2)</td>
</tr>
<tr>
<td>600 V</td>
<td>17 kV (System Limit)</td>
</tr>
<tr>
<td>Oxidation</td>
<td>Oxidation + Ar 1550°C</td>
</tr>
<tr>
<td>Depo. + NO Anneal</td>
<td>N(_2)O-Grown Depo. + NO Anneal</td>
</tr>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>None</td>
<td>Space-Modulated JTE</td>
</tr>
<tr>
<td>Ni</td>
<td>Ni + Ti/Al Overlayer</td>
</tr>
<tr>
<td>Ni</td>
<td>Ni + Ti/Al Overlayer</td>
</tr>
<tr>
<td>950°C</td>
<td>800°C → 950°C (2 step)</td>
</tr>
</tbody>
</table>

**Record Current Gain**  
**First Operation of C-face BJTs**  
**Record Blocking Voltage**
Chapter 3. Development of High-Current-Gain 4H-SiC BJTs

words, surface passivation with deposited oxides annealed in NO, usage of \{1\bar{1}00\} sidewalls, and continuous epitaxial growth of the emitter-base junction, combined with deep-level-reduction process based on thermal oxidation dramatically improved the current gain.

We also utilized SiC (000\bar{1}) C-face because lower interface state density can be obtained for SiO\(_2\)/SiC(000\bar{1}) structures adequately processed, which may reduce the surface recombination on the p-SiC base and therefore enhance the current gains. We demonstrate degradation-free C-face BJTs showing the highest \(\beta\) of 439 among the SiC BJTs ever reported.

Finally, we reported 20 kV-class 4H-SiC BJTs with novel edge termination techniques referred to as space-modulated junction termination extension (SM-JTE) featuring 2 zone-JTE and guard rings. ON-state characteristics showed a current gain of 60 and \(R_{\text{sp\_on}}\) of 242 m\(\Omega\)cm\(^2\) assuming current spreading, which is below the SiC unipolar limit. We achieved BJTs with the open-base blocking voltage of \(> 17\) kV (measurement system limit), which is highest blocking voltage among SiC switching devices.

References


Chapter 3. Development of High-Current-Gain 4H-SiC BJTs


Chapter 4

Growth of GaN on SiC Off-Axis Surface and Fabrication of GaN/SiC Heterojunction Bipolar Transistors

4.1 Introduction

Power bipolar junction transistors (BJTs) based on SiC are very attractive candidates for high-power switching devices due to their high breakdown voltage, low ON-resistance, and high temperature operation with high current density [1]. SiC BJTs with low specific ON-resistance close to the SiC unipolar limit in a wide range of voltages have been reported in addition to attractive characteristics such as fast switching, low forward voltage drop [2, 3]. However, their low current gain remains one of the concerns, which produce large power dissipation at the base drive circuit. For practical application, the requirement for the current gain is 100 at operation temperature. Thus far a few groups have demonstrated a current gain over 100 at room temperature [4–6]. However, it falls off to about 50 at 250°C since BJTs show negative temperature coefficient of current gain. Thus, a current gain of 200 at room temperature that gives rise to a current gain of 100 at 250°C is desired.

To achieve higher current gain in SiC BJTs, utilization of heterojunction bipolar transistor (HBT) structure is one of the possible solutions for obtaining high electron injection efficiency from the n-emitter to p-base. Because it is impossible to grow Si$_x$C$_{1-x}$ solid solutions with $x$ near 0.5, bandgap engineering cannot be applied to SiC devices. Heteroepitaxial growth of wider bandgap semiconductor GaN on SiC makes it possible to utilize bandgap engineering in SiC-based devices, i.e., a higher current gain and superior high-frequency performance are expected for GaN/SiC HBTs. It is expected that the large valence band offset at the heterojunction can block hole injection from the p-SiC base to the n-GaN emitter, resulting in very high emitter injection efficiency. Fabrication of GaN/SiC HBTs was first reported by Pankove et al. [7] followed by several other groups [8, 9]. However, none of these HBTs offered common-emitter-mode operation due to large leakage at the
emitter junction, and focused research on n-GaN/p-SiC emitter junctions is necessary to achieve common-emitter-mode operation in the HBTs.

We have previously studied GaN/SiC HBTs [10–12]. Although common-base characteristics were obtained, the current gain was very low ($1 \times 10^{-4}$). The current-voltage ($I-V$) characteristics revealed that the n$^+$-GaN/p$^+$-SiC emitter junction in the HBT ($N_d \sim 1 \times 10^{19}$ cm$^{-3}$ for GaN, $N_a \sim 5 \times 10^{19}$ cm$^{-3}$ for SiC) exhibited very leaky $I-V$ characteristics, which is responsible for low emitter injection efficiency and low current gain in the HBTs. Therefore, control of electronic properties of n-GaN/p-SiC heterojunction is the most important factor in creating high-performance HBTs. Our previous results showed that an n$^+$-GaN/p$^-$-SiC heterojunction with low acceptor doping ($N_a \sim 1 \times 10^{16}$ cm$^{-3}$) exhibited good $I-V$ (low reverse leakage) and capacitance-voltage ($C-V$) characteristics [10, 11], indicating that the base doping concentration played an important role in the leakage current and emitter injection efficiency. In this paper, we have investigated the impact of base doping concentration and polytype of SiC (4H and 6H) on electronic properties of GaN/SiC heterojunction and HBTs. The GaN/4H-SiC and GaN/6H-SiC heterojunction diodes with two different base doping concentrations of $1 \times 10^{19}$ cm$^{-3}$ and $1 \times 10^{18}$ cm$^{-3}$ are fabricated and characterized. The current conduction mechanism and the band lineup of n-GaN/p-SiC heterojunction are discussed by means of current-voltage ($I-V$) characteristics, capacitance-voltage ($C-V$) characteristics, and electroluminescence (EL). Then, GaN/SiC HBTs are fabricated and characterized to clarify the impact of base doping concentration and different polytype on the current gain of GaN/SiC HBTs. We demonstrate the superior characteristics of GaN/6H-SiC HBTs with base doping of $1 \times 10^{18}$ cm$^{-3}$. In addition to these investigations, crystal quality of MBE-grown GaN on off-axis SiC is also covered.

### 4.2 Device Fabrication

Fig. 4.1 illustrates the structures of fabricated heterojunction diodes as well as HBTs. The SiC substrates used in this study are commercially available 4H- or 6H-SiC (0001) wafers with off-cut angles of 8° or 3.5° toward [1120]. The p-SiC substrates with 5-μm-thick p-type homoepitaxial layers with two different acceptor concentrations ($1 \times 10^{19}$ cm$^{-3}$ and $1 \times 10^{18}$ cm$^{-3}$) were prepared for GaN/SiC heterojunction diodes, whereas the n-SiC substrates with an n-SiC collector layer (10 μm, $N_d = 8 \times 10^{15}$ cm$^{-3}$) and a p-SiC base layer (0.5 μm, $N_a = 5 \times 10^{19}$ cm$^{-3}$ or $N_a = 1 \times 10^{18}$ cm$^{-3}$) were prepared for GaN/SiC HBT. Prior to GaN growth, the SiC surface was treated with high temperature HCl gas etching to obtain the smooth surface [13]. Then the air-exposed SiC surface was treated with HF solution followed by an in-situ Ga deposition and desorption process to remove residual oxygen from the SiC surface [14]. Subsequently, the Si-doped n$^+$-GaN films were directly grown on the 4H- and 6H-SiC homoepitaxial layers at 600°C by molecular beam epitaxy (MBE) using elemental Ga, Si, and rf-plasma excited active nitrogen ($N^*$). The thickness
Figure 4.1: Schematic cross section and optical images of fabricated (a) GaN/SiC heterojunction diodes and (b) GaN/SiC HBTs.
of the GaN layers is 0.5 µm, and the Si donor concentration is $1 \times 10^{19}$ cm$^{-3}$. Note that low-temperature GaN or AlN buffer layers were not used to ensure that we characterize the electronic properties of GaN/SiC heterojunction. The mesa diodes and double mesa HBTs were fabricated by using reactive ion etching (RIE). No passivation was applied to the mesa sidewalls. For heterojunction diodes, Ti/Al and Ni were deposited onto the n-GaN anode and p-SiC cathode (backside), and they were sintered in Ar at as low as 600°C to form the ohmic contacts. Here the annealing temperature was carefully chosen since a high-temperature annealing step exceeding growth temperature may increase the leakage. For HBTs, Ti/Al were deposited on the n-GaN emitter and p-SiC base, and Ni was used for n-SiC collector (backside). To achieve low base contact resistivity, metallization annealing was performed in Ar at 900°C for 10 min.

### 4.3 MBE Growth of GaN on Off-Axis SiC

Prior to the electrical characteristics of GaN/SiC heterojunction and HBTs, growth and characterization of MBE-grown GaN on off-axis SiC substrates are discussed. Currently, SiC homoepitaxy has been developed for (0001) off-axis SiC substrates instead of on-axis substrates because the step-controlled growth mechanism is essential to prevent formation of cubic-phase (3C-SiC) inclusions during homoepitaxy [15]. Therefore, to make the best use of the established SiC epitaxy process in GaN/SiC HBTs, growth of GaN on off-axis SiC substrates should be investigated. Although there have been a few reports of GaN growth on off-axis sapphire, notably [16], the investigation is limited to relatively low off-angle of up to 2°, whereas a large off angle of 8° for 4H-SiC or 3.5° for 6H-SiC toward the [11\(\bar{2}0\)] direction is generally used in SiC technology. In this section, MBE growth of GaN on SiC off-axis substrates is investigated by means of atomic forced microscopy (AFM), X-ray diffraction (XRD), transmission electron microscopy (TEM), and photoluminescence (PL).

#### 4.3.1 Surface Morphology

Fig. 4.2 shows the surface morphologies of GaN grown on 6H-SiC on-axis surface. The surface morphology of 6H-SiC on-axis substrate treated with high temperature HCl gas etching before the GaN growth is also shown as a reference. As shown in Fig. 4.2, 6H-SiC on-axis substrate treated with HCl gas etching showed a step-and-terrace structure corresponding to a unit height of 6 bilayers (6BL) of 6H-SiC, and root mean square (RMS) roughness was 0.56 nm. When we grow GaN on this surface, we get a surface morphology showing a lot of spiral hillocks that are associated with screw dislocations [17]. The number of spiral hillocks is about $10^9$-$10^{10}$ cm$^{-2}$.

Fig. 4.3 shows the surface morphologies of GaN grown on 6H-SiC 3.5° off-axis surface and 4H-SiC 8° off-axis surface. The growth condition is the same as that of on-axis epitaxy. SiC surface treated with high temperature gas etching before the GaN growth is also shown
4.3. MBE Growth of GaN on Off-Axis SiC

Figure 4.2: Surface morphologies of (a) 6H-SiC on-axis substrate treated with high temperature gas etching before the GaN growth and (b) GaN grown on 6H-SiC on-axis surface.

Figure 4.3: Surface morphologies of (a) 4H-SiC off-axis substrate treated with high temperature gas etching before the GaN growth, (b) GaN grown on 6H-SiC 3.5° off-axis surface, and (c) GaN grown on 4H-SiC 8° off-axis surface.
Chapter 4. Growth of GaN and Fabrication of GaN/SiC HBTs

as a reference. As shown in Fig. 4.3 (a), 4H-SiC off-axis substrate treated with HCl gas etching showed steps with step height of 1–2 nm, corresponding to one or two unit height (4 or 8BL) of 4H-SiC, although there is a possibility of underestimation of step height since the terrace width is as small as 20 nm. RMS roughness of the surface was 0.32 nm, indicating a smooth surface was obtained, although the HCl gas etching was previously developed for SiC on-axis surface. When we grow GaN on this surface, we get a rough surface morphology showing step bunching (RMS roughness of 1.19 nm and 1.79 nm for GaN on 6H-SiC 3.5° off-axis and on 4H-SiC 8° off-axis surface, respectively). The step height was 4–8 nm for GaN on 6H-SiC 3.5° off-axis surface and 5–10 nm for GaN on 4H-SiC 8° off-axis surface. The number of bunched steps was larger in GaN on the 4H-SiC 8° off-axis sample due to the large off-angle of the substrates. In addition, GaN on 4H-SiC 8° off-axis substrate showed rougher morphology and larger step height than those on 6H-SiC 3.5° off-axis substrates, indicating that large off-angle is responsible for the origin of the step bunching and thereby rougher surface morphology.

4.3.2 XRD and TEM analysis

To further investigate the quality of MBE-grown GaN on off-axis SiC, XRD, and TEM analyses were conducted. Table 4.1 shows the full width at half maximum (FWHM) of (0002) and (1102) reflection peaks in the ω scan of XRD measurements. FWHM of 742 arcsec for (0002) and 1397 arcsec for (1102) were obtained for GaN grown on 6H-SiC on-axis substrates, whereas much reduced (0002), (1102) FWHM of 43, 770 arcsec for GaN on 6H-SiC off-axis and 97, 936 arcsec for GaN on 4H-SiC off-axis substrates were obtained. Judging from the fact that the FWHM of (0002) and (1102) reflection peaks indicate the number of screw and edge dislocations, respectively [18], the reduction of FWHM value indicates that the use of off-angle is effective for reducing both screw and edge dislocations. To clarify what mechanism reduced the dislocations, TEM observation was conducted. Fig. 4.4 shows a cross-sectional TEM image of GaN grown on 4H-SiC off-axis surface. The TEM image was taken from [1100] direction (zone-axis). It was observed that large number of dislocations generated at the initial stage of growth due to the lattice mismatch between GaN and SiC (~ 3%), and they vended toward step bunched surface due to the step-flow growth. We found that annihilation of dislocations occurred mostly at the initial growth stage due to the dislocation vending toward step bunched surface. At the surface, most edge dislocations disappear thanks to this step-bunching-induced annihilation. It is reported that GaN grown on vicinal sapphire showed reduced FWHM in (1102) ω scan by introducing off-angle of up to 2°, and TEM observation revealed the reduced FWHM was obtained because the step-bunching-induced annihilation of edge dislocations occurred [16]. We assume that the similar phenomena occurred in our GaN grown on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis surface. From both XRD and TEM analysis, we conclude that the quality of GaN is improved by using off-axis substrates, although further improvement of
Table 4.1: FWHM of (0002) and (1\bar{1}02) reflection peak in $\omega$ scan of XRD measurement.

<table>
<thead>
<tr>
<th>Substrate</th>
<th>FWHM in $\omega$ scan of XRD measurement.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>(0002) reflection</td>
</tr>
<tr>
<td>6H-SiC on-axis</td>
<td>742 arcsec</td>
</tr>
<tr>
<td>6H-SiC 3.5° off-axis</td>
<td>43 arcsec</td>
</tr>
<tr>
<td>4H-SiC 8° off-axis</td>
<td>97 arcsec</td>
</tr>
</tbody>
</table>

Figure 4.4: Cross-sectional TEM image of GaN grown on 4H-SiC off-axis surface (zone-axis). Dislocations generated at initial stage of growth vended toward step-bunched surface due to the step-flow growth and were annihilated thanks to the step-bunching-induced annihilation.
crystal quality is necessary especially near the GaN/SiC heterointerface since it affects the electronic properties of GaN/SiC heterojunction diodes and HBTs.

4.3.3 Photoluminescence

To further investigate the quality of GaN grown on off-axis SiC, PL measurement was conducted. Fig. 4.5 shows PL spectra of undoped GaN grown on 6H-SiC on-axis, 6H-SiC 3.5° off-axis, and 4H-SiC 8° off-axis substrates. The PL spectra were recorded at 4.2 K. The PL spectra taken at RT were also shown as a reference. In the case of GaN grown on 6H-SiC on-axis substrates, we observed one major peak labeled as D^0X (3.46 eV) and three minor centers labeled as Y_2 (3.42 eV), Y_7 (3.21 eV), and Y_8 (3.08 eV), according to the literature [19, 20]. According to [19, 20], these centers are associated with donor bound exciton (DBE), exciton bound to structural defect at the surface, exciton bound to structural defect, and strongly localized exciton, respectively. In the case of GaN grown on off-axis SiC substrates, the peak intensity of D^0X was unchanged, but we observed the increase of peak intensity of Y_7 center, indicating that the GaN on off-axis SiC includes larger number of structural defects. Also, we observed a new center, namely, Y_6 (3.32 eV), which is reported to be donor-acceptor pair (DAP) emission. We found the tendency that the peak intensity of Y_6 center increased when the GaN is doped by Si. In other words, Y_6 center reflects the incorporation of Si. Although the GaN samples investigated in this study were undoped, the donor concentrations were as high as 6×10^{17} cm^{-3} and 2×10^{18} cm^{-3} on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates, respectively. So we assume the background doping of Si contributed to the advent of Y_6 peak, and lower peak intensity of Y_6 in GaN on 6H-SiC 3.5° off-axis substrates may be attributed to the lower background doping.

4.3.4 Hall Effect Measurement

Electronic properties of GaN grown on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates are characterized by Hall-effect measurements. Built-in, mesa-isolated van der Pauw geometry pattern in n-GaN/p-SiC heterojunction diode structure (N_a = 1×10^{18} cm^{-3}) are used for Hall-effect measurements. Fig. 4.6 (a) shows temperature dependence of carrier concentrations of undoped- and Si-doped GaN grown on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates. The Si-doping was performed at the same cell temperature of 1300°C for both GaN on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates. In the case of undoped-GaN, the carrier concentrations at 300 K were 3×10^{17} cm^{-3} and 1×10^{18} cm^{-3} on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates, respectively. From the temperature dependence, the ionization energy (∆E_d) and concentration (N_a) are calculated to be 28 meV and 6×10^{17} cm^{-3} on off-axis 6H-SiC, and 0.2 meV and 2×10^{18} cm^{-3} on off-axis 4H-SiC. On the other hand, in the case of Si-doped GaN, the carrier concentrations at 300 K
Figure 4.5: PL spectra of GaN grown on 6H-SiC on-axis, 6H-SiC 3.5° off-axis, and 4H-SiC 8° off-axis substrates taken at 4.2 K and RT.
Figure 4.6: Temperature dependence of (a) carrier concentrations and (b) electron mobility of undoped- and Si-doped GaN grown on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates.
were $5 \times 10^{18}$ cm$^{-3}$ on both 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates, and they did not show temperature dependence so that Si-doped GaN are degenerated.

Fig. 4.6 (b) shows temperature dependence of electron mobility of undoped- and Si-doped GaN grown on 6H-SiC 3.5° off-axis and 4H-SiC 8° off-axis substrates. In the case of undoped-GaN, the electron mobility at 300 K was 172 cm$^2$/Vs on off-axis 6H-SiC and 136 cm$^2$/Vs on off-axis 4H-SiC, respectively. The electron mobility showed slight temperature dependence at high temperature over 300 K, indicating that impurity scattering is one of the dominant factor limiting the electron mobility. In contrast, in the case of Si-doped GaN, the electron mobility at 300 K was 176 cm$^2$/Vs on off-axis 6H-SiC and 156 cm$^2$/Vs on off-axis 4H-SiC, respectively, and they did not show temperature dependence because Si-doped GaN are degenerated. When comparing the mobility in GaN on off-axis 6H-SiC and off-axis 4H-SiC, GaN on off-axis 4H-SiC showed lower mobility. It is reported that the mobility in GaN can be limited by impurity scattering as well as dislocations that have an edge component [21]. This is because edge dislocations introduce acceptor centers along the dislocation lines that capture electrons (negatively charged) and form a space-charge, which scatters electrons crossing them. In our GaN, XRD measurement showed that FWHM of (1102) reflection peak, which reflects the number of dislocations that have edge components [18], was larger in GaN on off-axis 4H-SiC compared with that on off-axis 6H-SiC. So we assume the larger number of edge dislocations contributed to the reduced mobility in the case of GaN on off-axis 4H-SiC. However, the GaN layer still shows adequate mobility as well as carrier concentration, so we conclude that GaN on off-axis SiC substrate is applicable for the emitter of GaN/SiC HBTs.

4.4 GaN/SiC Heterojunction Diodes

4.4.1 Band Offset at GaN/SiC Heterojunction

To reveal band diagram at the GaN/SiC heterojunction, capacitance-voltage (C-V) measurements were performed. Fig. 4.7 shows typical C-V characteristics of GaN/4H-SiC and GaN/6H-SiC diodes with $N_a = 1 \times 10^{18}$ cm$^{-3}$. The slopes of the $1/C^2-V$ plot agreed well with the acceptor concentration of p-SiC layers. Built-in voltages ($V_d$) were extracted from the $1/C^2-V$ plots, and they were 2.33 V for n$^+$-GaN/p-4H-SiC and 2.15 V for n$^+$-GaN/p-6H-SiC. From this $V_d$ value, the energy-band diagrams of the SiC/GaN pn heterostructure were estimated as shown in Fig. 4.8. Here, the valence and conduction band offsets are calculated from $V_d$ using a simple model:

$$\Delta E_v = E_g,\text{GaN} - qV_d - \delta_{\text{SiC}} - \delta_{\text{GaN}}$$ (4.1)
$$\Delta E_c = qV_d - E_g,\text{SiC} + \delta_{\text{SiC}} + \delta_{\text{GaN}}$$ (4.2)

where $E_g$ is the bandgap energy, and $\delta_{\text{SiC}}$ and $\delta_{\text{GaN}}$ are the differences between the
Figure 4.7: Room temperature $C$-$V$ characteristics of (a) n$^+$-GaN/p-4H-SiC and (b) n$^+$-GaN/p-6H-SiC diode ($N_d = 1 \times 10^{19}$ cm$^{-3}$ and $N_a = 1 \times 10^{18}$ cm$^{-3}$).

Figure 4.8: Energy-band diagrams of (a) 4H-SiC/GaN, (b) 6H-SiC/GaN heterojunctions as calculated on the basis of the built-in voltages in $C$–$V$ measurements.
Fermi level and the valence-band maximum of SiC and conduction-band minimum of GaN, respectively. We used the values of $\delta_{\text{GaN}} = -0.02$ eV ($n \approx 5 \times 10^{18}$ cm$^{-3}$) and $\delta_{\text{SiC}} = 0.16$ eV ($p \approx 5 \times 10^{16}$ cm$^{-3}$), respectively.

The C-V analysis revealed that there is a large valence band offset (0.92 eV for 4H-SiC/GaN and 1.05 eV for 6H-SiC/GaN) that sufficiently blocks hole back injection from p-SiC to n-GaN. However, there is also a large conduction band offset (0.76 eV for 4H-SiC/GaN and 0.65 eV for 6H-SiC/GaN), which works as a potential barrier to electron and hinders electron injection from p-SiC to n-GaN. Since this band diagram (so called type-II) is not suitable for HBTs, this indicates that the band offset control of the heterojunction will be required for high electron injection efficiency. When comparing these two heterojunctions (4H-SiC/GaN and 6H-SiC/GaN), the conduction band offset of the 6H-SiC/GaN heterojunction is smaller than that of 4H-SiC/GaN, so the 6H-SiC/GaN heterojunction may be better for the emitter of the HBTs.

### 4.4.2 Current Transport Properties of GaN/SiC Heterojunction

The GaN/4H-SiC and GaN/6H-SiC heterojunction diodes with two different base doping concentrations of $1 \times 10^{19}$ cm$^{-3}$ and $1 \times 10^{18}$ cm$^{-3}$ are fabricated and characterized. The temperature dependencies of the I-V characteristics of n$^+$-GaN/p$^+$-4H-SiC and n$^+$-GaN/p$^+$-6H-SiC with $N_a = 1 \times 10^{19}$ cm$^{-3}$ are shown in Fig. 4.9. The measurement temperature ranged from 200 K to 500 K. Large leakage current was observed in both diodes, which is consistent with an emitter junction of a GaN/SiC HBT with $N_a = 5 \times 10^{19}$ cm$^{-3}$ reported earlier [2]. Large leakage current is observed even close to zero-bias voltage at various temperatures. Under forward bias, I-V characteristics show weak temperature dependence, and the ideality factor ($n$) at 300 K is larger than 2 ($n \approx 2.8$ for 4H and $n \approx 2.1$ for 6H), suggesting that the dominant current transport is associated with tunneling. Fig. 4.10 shows the temperature dependencies of the I-V characteristics of n$^+$-GaN/p-4H-SiC and n$^+$-GaN/p-6H-SiC with $N_a = 1 \times 10^{18}$ cm$^{-3}$. In contrast to the diodes with $N_a = 1 \times 10^{19}$ cm$^{-3}$, leakage current was significantly suppressed in the measured voltage range, and it was almost negligible at the measured voltage range even at 500 K. Under forward bias, I-V characteristics show stronger temperature dependence and the ideality factors at 300 K are smaller than 2 ($n \approx 1.6$ for 4H and $n \approx 1.4$ for 6H), indicating that the dominant current transport mechanism is not related to tunneling but to the diffusion process. By utilizing reduced doping of $N_a = 1 \times 10^{18}$ cm$^{-3}$, we successfully demonstrate heterojunction diodes with low leakage and smaller ideality factor so that these diodes seem to be promising for the emitter junction of the HBTs.

To explain why the doping concentration affected electronic properties of GaN/SiC heterojunction diodes, the current transport mechanism is investigated from the viewpoint of band diagram. Fig. 4.11 shows schematic illustrations of the n-GaN/p-SiC heterojunction with two different doping concentrations and the calculated width of depletion layers under
Figure 4.9: $I$-$V$ characteristics of (a) $n^+$-$GaN/p^+$-4H-SiC and (b) $n^+$-$GaN/p^+$-6H-SiC heterojunction diodes ($N_d = 2\times10^{19}$ cm$^{-3}$, $N_a = 1\times10^{19}$ cm$^{-3}$) measured at 200 K–500 K.

Figure 4.10: $I$-$V$ characteristics of (a) $n^+$-$GaN/p$-4H-SiC and (b) $n^+$-$GaN/p$-6H-SiC heterojunction diodes ($N_d = 1\times10^{19}$ cm$^{-3}$, $N_a = 1\times10^{18}$ cm$^{-3}$) measured at 200 K–500 K.
4.4. GaN/SiC Heterojunction Diodes

Bias: - 0.1V

(a) $N_a \sim 1 \times 10^{19}$ cm$^{-3}$

(b) $N_a \sim 1 \times 10^{18}$ cm$^{-3}$

Figure 4.11: Schematic band diagrams of $\text{n}^+\text{-GaN/p-SiC}$ with (a) $N_a = 1 \times 10^{19}$ cm$^{-3}$ and (b) $N_a = 1 \times 10^{18}$ cm$^{-3}$ under reverse bias of 0.1 V.

Bias: + 0.1V

(a) $N_a \sim 1 \times 10^{19}$ cm$^{-3}$

(b) $N_a \sim 1 \times 10^{18}$ cm$^{-3}$

Figure 4.12: Schematic band diagrams of $\text{n}^+\text{-GaN/p-SiC}$ with (a) $N_a = 1 \times 10^{19}$ cm$^{-3}$ and (b) $N_a = 1 \times 10^{18}$ cm$^{-3}$ under forward bias of 0.1 V.
reverse bias of 0.1 V. In the case of $N_a = 1 \times 10^{19} \text{ cm}^{-3}$, the calculated depletion layer is as thin as 11 nm so that it is thin enough for carriers to tunnel from p-SiC to n-GaN via interface traps under reverse-bias condition. Thus, we observed large leakage current under reverse bias. This model is consistent with weak temperature dependence of the diode with $N_a = 1 \times 10^{19} \text{ cm}^{-3}$, which suggested that the dominant current transport mechanism is related to tunneling current. In the case of $N_a = 1 \times 10^{18} \text{ cm}^{-3}$, however, the calculated depletion layer is 49 nm for p-SiC, so it is thick enough for carriers not to tunnel from p-SiC to n-GaN via interface traps under reverse-bias condition. Therefore, we did not observe leakage current under reverse bias.

Similarly, Fig. 4.12 shows schematic illustrations of the n-GaN/p-SiC heterojunction with two different doping concentrations and the calculated width of depletion layers under forward bias of 0.1 V. In the case of $N_a = 1 \times 10^{19} \text{ cm}^{-3}$, the calculated depletion layer is as thin as 11 nm so that it is thin enough for carriers to recombine via interface-trap-assisted tunneling under forward bias condition. Thus, we observed current even at zero-bias voltage. This model is consistent with weak temperature dependence of the diode with $N_a = 1 \times 10^{19} \text{ cm}^{-3}$, which suggests that the dominant current transport mechanism is related to tunneling current. In the case of $N_a = 1 \times 10^{18} \text{ cm}^{-3}$, however, the calculated depletion layer is 47 nm for p-SiC, so it is thick enough for carriers not to recombine via interface-trap-assisted tunneling. Therefore, we did not observe current near zero-bias voltage. This model is consistent with stronger temperature dependence of the diode with $N_a = 1 \times 10^{18} \text{ cm}^{-3}$, which suggests that the dominant current transport mechanism is not related to tunneling but to the diffusion process.

It can be concluded that by utilizing reduced doping of $N_a = 1 \times 10^{18} \text{ cm}^{-3}$, the current transport associated with the tunneling process through the thin depletion layer was suppressed, so that the diodes with $N_a = 1 \times 10^{18} \text{ cm}^{-3}$ showed reduced leakage and thus improved rectifying behavior in $I-V$ characteristics.

### 4.4.3 Carrier Injection Investigated by Electroluminescence

To further discuss the current transport mechanism in the GaN/SiC heterojunction, electroluminescence (EL) combined with PL were investigated. Fig. 4.13 (a) shows EL from the n$^+$-GaN/p-SiC heterojunction under forward bias. Dark red EL was observed from n$^+$-GaN/p-4H-SiC and n$^+$-GaN/p-6H-SiC with $N_a = 1 \times 10^{18} \text{ cm}^{-3}$. In PL measurement taken on the same region (Fig. 4.13 (b)), we observed bright whitish-yellow luminescence from the GaN layer, whereas dark red luminescence was observed from p-4H-SiC and p-6H-SiC (each PL spectra is also shown in Fig. 4.14). Judging from these two facts, the origin of the red EL is attributed to the luminescence from p-SiC. This means that the electron injection from n$^+$-GaN to p-SiC occurred while the hole injection from p-SiC to n$^+$-GaN was blocked, which is an important function in HBT structure. In addition, the diode on 6H-SiC showed brighter EL than that on 4H-SiC under the same current density. This fact suggests that
4.4. GaN/SiC Heterojunction Diodes

Figure 4.13: (a) EL from n$^+$-GaN/p-SiC heterojunction under forward bias. Dark red EL was observed from n$^+$-GaN/p-4H-SiC and n$^+$-GaN/6H-SiC with $N_a \sim 1 \times 10^{18}$ cm$^{-3}$. (b) PL taken on the same region. We observed bright whitish-yellow luminescence from GaN layer whereas dark red luminescence was observed from p-4H-SiC and p-6H-SiC.

![EL and PL images](image)

Figure 4.14: PL spectra of (a) n$^+$-GaN, (b) p-4H-SiC, and (c) p-6H-SiC, showing whitish-yellow luminescence for n$^+$-GaN and dark red for p-SiC.

![PL spectra graph](image)
6H-SiC is more efficient in terms of electron injection from n\textsuperscript{+}-GaN to p-SiC compared with 4H-SiC, which may be related to the lower barrier for electron injection according to the band diagram obtained from the C-V measurement.

4.5 GaN/SiC HBTs

4.5.1 Impact of Base Doping Concentration on GaN/SiC HBT Performance

The GaN/4H-SiC and GaN/6H-SiC HBTs with two different base doping concentrations of $5 \times 10^{19}$ cm\textsuperscript{-3} and $1 \times 10^{18}$ cm\textsuperscript{-3} are fabricated and characterized. HBTs with an emitter finger width of $W_E = 10$ μm and the distance between emitter and base of $L_{EB} = 10$ μm (total area: 140 μm × 320 μm) were used in this study.

The common-base $I_C-V_{CB}$ characteristics of GaN/SiC HBTs with base doping of $5 \times 10^{19}$ cm\textsuperscript{-3} and $1 \times 10^{18}$ cm\textsuperscript{-3} are shown in Fig. 4.15 and Fig. 4.16. For HBT fabrication, metallization annealing of as high as 900°C was used to achieve low base contact resistance. Thus, although common-base $I_C-V_{CB}$ characteristics were obtained, leakage current, which may originate from SiC surface since we did not utilize surface passivation in this study, was observed in collector-base diodes and thereby in common-base characteristics as shown in Fig. 4.15 and Fig. 4.16.

The common-base current gain of the HBTs with base doping of $5 \times 10^{19}$ cm\textsuperscript{-3} was very low in both GaN/4H-SiC and GaN/6H-SiC HBTs ($\alpha < 1 \times 10^{-4}$). The low current gain is attributed to the low emitter injection efficiency from n-GaN to p-SiC since the dominant current transport mechanism is associated with tunneling as discussed before. On the other hand, we observed improved current gain of $\alpha \sim 0.01$ in GaN/4H-SiC HBTs and $\alpha \sim 0.03$ in GaN/6H-SiC HBTs with base doping of $1 \times 10^{18}$ cm\textsuperscript{-3}. The improvement of current gain is due to the reduced doping of the p-SiC base layer. This resulted in a thicker depletion layer, which reduces the interface-trap-assisted tunneling and improves electron injection efficiency, as is suggested in the characteristics of GaN/SiC heterojunction diodes. In other words, optimization of the doping profile of the heterojunction contributes to a significant improvement in the current gain of GaN/SiC HBTs.

4.5.2 Impact of SiC Polytype on GaN/SiC HBT Performance

When comparing GaN/4H-SiC HBTs and GaN/6H-SiC HBTs, GaN/6H-SiC HBTs showed three times higher current gain of $\alpha \sim 0.03$. This implies that GaN/6H-SiC HBT structure has higher emitter injection efficiency probably due to its smaller conduction band offset as mentioned above. However, the current gain is still very low; thus further reduction of recombination at the interface, e.g. the band offset control of GaN/SiC heterojunction with AlGaN emitter, is necessary to achieve high performance HBTs.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

Figure 4.15: Common-base $I_C$-$V_{CB}$ characteristics of (a) GaN/4H-SiC HBTs and (b) GaN/6H-SiC HBTs with base doping of $5 \times 10^{19}$ cm$^{-3}$.

Figure 4.16: Common-base $I_C$-$V_{CB}$ characteristics of (a) GaN/4H-SiC HBTs and (b) GaN/6H-SiC HBTs with base doping of $1 \times 10^{18}$ cm$^{-3}$.
Chapter 4. Growth of GaN and Fabrication of GaN/SiC HBTs

4.6 Effect of Ultrathin AlN Spacer on Electronic Properties of GaN/SiC Heterojunction Bipolar Transistors

4.6.1 Motivation

Bipolar junction transistors (BJTs) based on 4H-SiC are attractive candidates for high-power switching devices due to their high breakdown voltage, low ON-resistance, and high-current density [1]. In comparison with metal-oxide-semiconductor field effect transistors (MOSFETs), BJTs are free of oxide-related problems such as channel mobility and oxide reliability. However, SiC BJTs have so far suffered from the limited current gain. An alternative device structure would be heterojunction bipolar transistors (HBTs). Because it is impossible to grow Si$_x$C$_{1-x}$ solid solutions with $x$ near 0.5, bandgap engineering cannot be applied to SiC devices. Heteroepitaxial growth of wider bandgap semiconductor GaN ($E_g \sim 3.42$ eV) on SiC ($E_g \sim 3.26$ eV) makes it possible to utilize bandgap engineering in SiC-based devices, i.e., a higher current gain and superior high-frequency performance are expected for GaN/SiC HBTs [7].

In the previous section, impact of base doping concentration on electronic properties of GaN/SiC HBTs were studied. We suppressed the reverse leakage as well as recombination current at n-GaN/p-SiC heterojunction by reducing the base doping concentration from $1 \times 10^{19}$ cm$^{-3}$ to $1 \times 10^{18}$ cm$^{-3}$ [12]. Although common-base characteristics were obtained, the current gain was still very low ($\alpha \sim 0.01$). Since the low current gain must be attributed to low emitter injection efficiency, it is very important to control electronic properties of the n-GaN/p-SiC emitter junction.

In this section, GaN/SiC HBTs with ultrathin AlN spacer layer at the n-GaN/p-SiC emitter junction (GaN/AlN/SiC HBTs) are investigated. Considering that AlN has smaller lattice mismatch ($\sim 0.9\%$) with SiC than GaN ($\sim 3.0\%$), insertion of AlN spacer would be a promising approach to reducing the defect formation at the emitter junction and improving the electronic properties. On the other hand, AlN itself work as an insulator without any doping, and even with Si doping, it is not always easy to obtain highly conductive n-AlN since the donor ionization energy is about 250 meV [22]. Therefore, we utilize ultrathin AlN (1–4.5 nm) spacer between GaN and SiC so that the electrons can pass through the AlN layer via tunneling. In addition to the insertion of AlN layer, pre-irradiation of active nitrogen atoms (N*) is investigated to control the electronic properties of GaN/AlN/SiC heterojunction. We demonstrate improved electronic properties of GaN/SiC heterojunction and HBTs by the AlN spacer and N* pre-irradiation, and the correlation between the diode and transistor characteristics are discussed. In addition to electronic properties of the GaN/AlN/SiC heterostructures, newly developed process featuring ion implantation and Pd ohmic contact to obtain low resistivity to p-SiC base at low temperature is also presented.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

4.6.2 Device Fabrication

A. Fabrication Process for GaN/AlN/SiC Heterojunction Diodes

The SiC substrates used in this study are commercially available 4H-SiC (0001) wafers with off-cut angles of 8° toward [11\overline{2}0]. The p-SiC substrates with 5-µm-thick p-type homoepitaxial layers with acceptor concentration of $1 \times 10^{18}$ cm$^{-3}$ were prepared for heterojunction diodes. Prior to the III-nitride growth, SiC surface was treated with high temperature HCl gas etching to obtain the smooth surface [13]. Then the air-exposed SiC surface was treated with HF solution followed by an in-situ Ga deposition and desorption process to remove residual oxygen from the SiC surface [14]. The 1–4.5 nm-thick AlN films followed by 300 nm-thick Si-doped n-GaN films ($N_d = 1 \times 10^{19}$ cm$^{-3}$) were grown on the 4H-SiC homoepitaxial layers at 600°C by molecular beam epitaxy (MBE) using elemental Al, Ga, Si and rf-plasma excited active nitrogen (N*). Two growth procedures were investigated: (1) supplying Al and N* simultaneously and (2) 1-min initial pre-irradiation of N* before AlN growth. The mesa diodes were fabricated by using reactive ion etching (RIE). No passivation was applied to the mesa sidewalls. Ti/Al/Ni and Ni were deposited onto the n-GaN and p-SiC, respectively, and they were sintered in Ar at as low as 600°C to form the ohmic contacts. Here the annealing temperature was carefully chosen since high temperature annealing step exceeding growth temperature may degrade the characteristics of the heterojunction.

B. Fabrication Process for GaN/AlN/SiC HBTs

For the GaN/AlN/SiC HBT fabrication, the n-SiC substrates with an n-SiC collector layer (10 µm, $N_d = 8 \times 10^{15}$ cm$^{-3}$) and a p-SiC base layer (0.5 µm, $N_a = 1 \times 10^{18}$ cm$^{-3}$) were prepared. Fig. 4.17 illustrates the structures of fabricated HBTs as well as heterojunction diodes. One of the considerations for the HBTs is how to form low resistivity ohmic contact to p-SiC. Generally speaking, when the doping concentration of p-SiC is $1 \times 10^{18} - 1 \times 10^{19}$ cm$^{-3}$, deposition of Ti/Al and high temperature annealing of over 900°C is required to form low resistivity ohmic contacts to p-SiC base. However, such high temperature annealing process exceeding MBE growth temperature (600°C) may degrade the GaN/AlN/SiC heterojunction. Therefore, ion implantation to p-SiC base contact region was employed to reduce the metallization temperature. In this study, multiple implantations of Al$^+$ were carried out at 500°C to form the p$^{++}$ base contact regions ($N_a = 5 \times 10^{20}$ cm$^{-3}$) with a 0.1 µm-deep box profile. The implants were activated by annealing at 1800°C for 10 min in Ar ambient. Note that these high temperature processes were all carried out before the MBE growth.

After the HCl gas etching followed by an ex-situ HF treatment and an in-situ Ga deposition and desorption process, the 1–4.5 nm-thick AlN films followed by Si-doped n$^+$-GaN films (0.3–0.5 µm, $N_d = 2 \times 10^{19}$ cm$^{-3}$) were directly grown on the 4H-SiC surface at 600°C by MBE. Double mesa HBTs were fabricated by RIE, and no passivation was applied to
Figure 4.17: Schematic cross section of the fabricated GaN/SiC HBTs and GaN/SiC heterojunction diodes.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

the mesa sidewalls in this study. Multilayer Ti/Al/Ni, Pd/Au, and Ni were deposited on the n-GaN emitter, p-SiC base, n-SiC collector (backside) surface, respectively, and they were sintered at 600°C for 10 min. Note that Pd was chosen to form low resistivity ohmic contacts to p++-SiC, which is known as a good candidate for p++-SiC ohmic contacts since it forms Pd-Si alloys at as low temperature as 500°C [23]. Fig. 4.18 shows I-V characteristics obtained from on-chip transmission line model (TLM) patterns. Pd and Ti/Al/Ni were investigated as ohmic contact materials. Although Pd did not show ohmic behavior without annealing, it showed linear I-V curves with annealing at 600°C, whereas common ohmic contact material Ti/Al/Ni did not show ohmic behavior even after the annealing at 600°C. This implies that Ti-Al system is not suitable to form p-SiC ohmic contacts at low annealing temperature. The contact resistance calculated using TLM structures after contact annealing were measured to 4.7×10^-5 Ωcm² for the n-GaN emitter contact and 5.0×10^-4 Ωcm² for the p-SiC base contact.

4.6.3 Impact of AlN Spacer Layer on Electronic Properties of GaN/SiC Heterojunction

To characterize the band diagram of GaN/AlN/SiC heterojunction, capacitance-voltage (C-V) measurements were conducted. Fig. 4.19 shows the C-V characteristics of GaN/SiC and GaN/AlN/SiC heterojunction without N* pre-irradiation. Here the thickness of AlN spacer is 1 nm. The slopes of 1/C²-V plots agreed well with the acceptor concentration of p-SiC layers. From the 1/C²-V plots, the built-in voltages (Vd) were extracted, and they were 2.35 V for GaN/SiC and 2.55 V for GaN/AlN/SiC. From these Vd values, the energy band diagrams of the GaN/AlN/SiC heterostructures are estimated as shown in Fig. 4.20. The C-V analyses revealed that the band diagram of both GaN/SiC and GaN/AlN/SiC heterojunction is type-II, where there is a potential barrier to electrons from the emitter to base (0.90 eV for GaN/SiC and 0.70 eV for GaN/AlN/SiC) and a barrier to holes from the base to the emitter (0.74 eV for GaN/SiC and 0.54 eV for GaN/AlN/SiC). Note that the conduction band offset of 0.74 eV is almost the same as previously reported value. By utilizing AlN spacer, the barrier height to electron has been reduced from 0.74 eV to 0.54 eV, indicating that the GaN/AlN/SiC heterojunction may have better electron injection efficiency. It should be noted that the AlN layer is so thin that electrons can pass through via tunneling.

The current-voltage (I-V) characteristics of GaN/SiC and GaN/AlN/SiC heterojunction without N* pre-irradiation are shown in Fig. 4.21. GaN/SiC heterojunction diodes showed very small reverse leakage and good rectification. The turn-on voltage (V_T) defined by the current density of 10^-2 A/cm² was 1.00 V. It should be noted that if the electron transport process is dominated by carrier injection, the turn-on voltage is nearly equal to the diffusion voltage. However, the measured turn-on voltage of the present n-GaN/p-SiC heterojunction diodes is as small as 1.00 V, which is much lower than the diffusion voltage (2.35 V) extracted
Figure 4.18: $I$-$V$ characteristics obtained from on-chip transmission length method (TLM) patterns. Pd and Ti/Al/Ni were investigated as ohmic contact materials.

Figure 4.19: Capacitance-voltage ($C$-$V$) characteristics of GaN/SiC and GaN/AlN(1nm)/SiC heterojunction without N* pre-irradiation. Built-in potential ($V_d$) is calculated to be 2.35 V for GaN/SiC and 2.55 V for GaN/AlN/SiC.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

Figure 4.20: Energy band diagrams of (a) GaN/SiC and (b) GaN/AlN/SiC heterostructures.

Figure 4.21: $I$-$V$ characteristics of GaN/SiC and GaN/AlN/SiC heterojunction diodes without N* pre-irradiation. Turn-on voltages ($V_T$) defined by the current density of $10^{-2}$ A/cm$^2$ were 1.00 V for GaN/SiC and 1.45 V for GaN/AlN/SiC.
from C-V measurement (see Table 4.2). This phenomenon can be explained using Fig. 4.22 where the band diagram of GaN/SiC heterojunction under forward bias of \( V_T \) are shown. As revealed by C-V measurement, there is a large potential barrier to electron at GaN/SiC junction. This barrier blocks the electron injection from GaN to SiC. The accumulated electrons near the GaN/SiC heterointerface are forced to recombine via interface states with holes that are also accumulated at the heterojunction due to the potential barrier. As a result, recombination current is observed at low-bias voltage.

In the case of GaN/AlN/SiC heterojunction diodes, they also showed very small reverse leakage and good rectification, i.e. there is no significant degradation in diode characteristics by utilizing AlN spacer. The turn-on voltage (\( V_T \)) defined by the current density of \( 10^{-2} \) A/cm\(^2\) was 1.45 V, which is smaller than the diffusion voltage (2.55 V) extracted from C-V measurement. The low turn-on voltage is attributed to the similar current transport mechanism as discussed above. However, by utilizing AlN spacer, the difference between \( V_T \) and \( V_d \) was reduced from 1.35 V to 1.10 V, suggesting that the smaller interface recombination is achieved in GaN/AlN/SiC heterojunction diodes.

To further investigate the impact of AlN spacer layer, GaN/AlN/SiC heterojunction with different AlN spacer thickness of 1, 2, 3, and 4.5 nm are investigated. Fig. 4.23 shows I-V characteristics of the heterojunction diodes with different AlN spacer thickness. From this section, emitter-base diodes in HBT structure are used for the characterization, and the turn-on voltage was defined at the forward current of \( 10^{-5} \) A. As shown in Fig. 4.23, I-V characteristics significantly changed with AlN spacer thickness. Although the diodes with AlN thickness of 1 nm did not show leakage, diodes with AlN thickness of 2, 3, and 4.5 nm showed significant leakage. Similarly, the diodes with AlN thickness of 1 nm showed relatively high turn-on voltage whereas diodes with AlN thickness of 2, 3, and 4.5 nm showed low turn-on voltage. The turn-on voltage and leakage current (defined at -10V) are plotted in Fig. 4.24. As shown in Fig. 4.24, we observed the tendency that the turn-on voltage was reduced as the leakage current increased, implying that the large leakage current and low \( V_T \) values may be related to the same origins. As already discussed, the low \( V_T \) is associated with large recombination at the heterojunction, which may suggest the presence of large number of interface states. So we assume that the presence of larger number of the interface states contributed to the recombination current, which reduced \( V_T \), under forward bias as well as generation current, which produced leakage, under reverse bias. One possible reason for the larger number of interface states (larger recombination/generation current) with increased AlN thickness may be related to the formation of defects at GaN/AlN/SiC interface. However, the reason is still unclear and further investigation is required to figure it out. Judging from the I-V characteristics, the insertion of 1 nm-thick AlN seems to be promising for the emitter junction of the HBTs.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

Table 4.2: Relationship of turn-on and built-in voltage of GaN/SiC and GaN/AlN/SiC heterojunction.

<table>
<thead>
<tr>
<th>Structure</th>
<th>Turn-on voltage ($V_T$)</th>
<th>Built-in voltage ($V_d$)</th>
<th>$V_d - V_T$</th>
</tr>
</thead>
<tbody>
<tr>
<td>GaN/SiC</td>
<td>1.00 V</td>
<td>2.35 V</td>
<td>1.35 V</td>
</tr>
<tr>
<td>GaN/AlN(1 nm)/SiC</td>
<td>1.45 V</td>
<td>2.55 V</td>
<td>1.10 V</td>
</tr>
</tbody>
</table>

Figure 4.22: Band diagram of GaN/SiC heterostructure at forward bias of $V_T$. 

(a) GaN/SiC, $V = V_T = 1.00V$  
(b) GaN/AlN/SiC, $V = V_T = 1.45V$
Figure 4.23: $I-V$ characteristics of GaN/AlN/SiC heterojunction with different AlN spacer thickness of 1, 2, 3, and 4.5 nm.

Figure 4.24: Relationship between leakage current and turn-on voltage in GaN/AlN/SiC heterojunction diodes. Turn-on voltage was defined at the forward current of $10^{-5}$ A and leakage current was defined at -10 V.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

4.6.4 Impact of N* Pre-Irradiation on Electronic Properties of GaN/AlN/SiC Heterojunction

To control the electronic properties of GaN/AlN/SiC heterojunction, N* irradiation prior to the growth is investigated. Fig. 4.25 (a) shows the $C$-$V$ characteristics of GaN/AlN/SiC heterojunction with N* pre-irradiation. Here the thickness of AlN spacer is 1 nm. $1/C^2$-$V$ plots showed a linear curve and the built-in voltage ($V_d$) was extracted to 2.63 V. From this $V_d$ value, the energy band diagram of the GaN/AlN/SiC heterostructures treated with N* pre-irradiation is estimated as shown in Fig. 4.25 (b). The band diagram of GaN/AlN/SiC heterojunction is type-II, where there is a potential barrier to electrons from the emitter to base (0.46 eV) and a barrier to holes from the base to the emitter (0.62 eV). By utilizing N* pre-irradiation, the barrier height to electron has been reduced from 0.54 eV to 0.46 eV, indicating that N* pre-irradiation is effective to reduce the electron barrier. It should be noted that in the case of isovalent heterojunction such as AlGaAs/GaAs, the band offset is basically constant for a given heterostructure. However, the band offset can be varied by the different growth sequence in the case of heterojunction such as AlGaN/SiC, where the materials with different valency form the heterojunction. In fact, the large variation of band offset is theoretically predicted in ZnSe/GaAs [24, 25], GaAs/Ge [26, 27] and GaP/Si [26], and it was experimentally shown in ZnSe/GaAs heterovalent heterojunction that the band offset is tunable by manipulating interface compositions with Zn or Se treatment [28]. This is because heterovalent heterojunction has electron-excess and electron-deficient bonds at the interface, e.g. Si-N or Al-C in the case of AlN/SiC, which form donor and acceptor states and make the electronic dipoles affecting the band offset that are sensitive to the surface preparation prior to the growth. We assume that the N* pre-irradiation prior to the GaN/AlN growth contributed to the formation of different interface composition at the heterojunction due to the N termination of SiC surface, resulting in the different band offset.

Fig. 4.26 shows $I$-$V$ characteristics of the GaN/AlN/SiC heterojunction diodes treated with N* pre-irradiation prior to the growth. Here the thickness of the AlN insertion layer has been varied from 1 nm to 4.5 nm. As shown in Fig. 4.26, $I$-$V$ characteristics of GaN/AlN/SiC heterojunction diodes treated with N* pre-irradiation also changed with AlN spacer thickness. Although the diodes with AlN thickness of 2 nm did not show leakage, diodes with AlN thickness of 1, 3, and 4.5 nm showed significant leakage. Similarly, the diodes with AlN thickness of 2 nm showed relatively high turn-on voltage, whereas diodes with AlN thickness of 1, 3, and 4.5 nm showed low turn-on voltage. These $I$-$V$ characteristics show a tendency that low $V_T$ values are observed for diodes with large leakage current (Fig. 4.27). This implies that the large leakage current and low $V_T$ values may be related to the same origins, which we assume generation/recombination at the GaN/AlN/SiC interface due to the presence of larger number of the interface states as already discussed above. In GaN/AlN/SiC heterojunction with N* pre-irradiation, we observed improved turn-on voltage when the AlN thickness is 2 nm, whereas improved characteristics were obtained when
Chapter 4. Growth of GaN and Fabrication of GaN/SiC HBTs

Figure 4.25: (a) $C-V$ characteristics of GaN/AlN(1nm)/SiC heterojunction with N* pre-irradiation. $1/C^2-V$ plots showed a linear curve and the built-in voltage ($V_d$) was extracted to 2.63 V. (b) Estimated energy band diagram of the GaN/AlN/SiC heterostructures treated with N* pre-irradiation using the $V_d$ value.

Figure 4.26: $I-V$ characteristics of GaN/AlN/SiC heterojunction with N* pre-irradiation. The thickness of AlN spacer was varied from 1 nm to 4.5 nm.
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

Figure 4.27: Relationship between leakage current and turn-on voltage in Gan/AlN/SiC heterojunction diodes. Turn-on voltage was defined at the forward current of $10^{-5}$ A and leakage current was defined at -10 V.
the AlN thickness is 1 nm in GaN/AlN/SiC heterojunction without N* pre-irradiation. One possible explanation for the different optimized AlN thickness may be attributed to the change of initial growth mode by N* pre-irradiation since it forms the Si-N bonds at the SiC surface. Judging from the $I-V$ characteristics, the insertion of 2 nm-thick AlN with N* pre-irradiation seems to be promising for the emitter junction of the HBTs.

### 4.6.5 Performance of GaN/AlN/SiC HBTs

The 140 $\mu$m × 320 $\mu$m HBT structures with an emitter finger width of $W_E = 10$ $\mu$m, and the distance between the emitter and base contact region of $L_{EB} = 10$ $\mu$m were fabricated. Fig. 4.28 shows the characteristics of the emitter-base and collector-base diodes in GaN/SiC HBTs. Collector-base diodes in GaN/SiC HBTs did not show leakage under reverse bias, indicating that the mesa structure was successfully formed. The ideality factor of the diode under forward bias was calculated to be 2.0, suggesting the presence of recombination current. We assume the high ideality factor is attributed to surface recombination due to the lack of passivation layer in the present HBTs. Emitter-base diodes in the HBTs showed similar $I-V$ characteristics to GaN/SiC heterojunction diodes without any degradation, indicating successful fabrication of HBT structures. Note that our previously reported GaN/SiC HBTs showed significant leakage in both emitter-base and collector-base diodes due to high temperature metallization annealing of 900°C. The suppression of the leakage is attributed to our newly developed process featuring ion implantation and Pd ohmic contact to obtain low resistivity to p-SiC base at as low as 600°C as discussed before.

Subsequently, the HBTs are characterized. Fig. 4.29 summarizes the current gain of fabricated HBTs. Open circles in Fig. 4.29 show the current gains of the HBTs without N* pre-irradiation. The common-base current gain of the HBTs without AlN spacer was very low ($\alpha \sim 0.001$). On the other hand, a significantly improved current gain ($\alpha \sim 0.1$) is observed in GaN/AlN/SiC HBTs by insertion of the 1 nm-thick AlN spacer (the common-base $I_C-V_{CB}$ characteristics are shown in Fig. 4.30 (a)). The improvement of current gain is attributed to the better electron injection efficiency due to the reduced potential barrier to electron and smaller recombination at the heterojunction revealed by $C-V$ and $I-V$ measurements. In the case of AlN thickness of 2, 3, and 4.5 nm, diodes showed significant leakage and reduced turn-on voltage associated with generation/recombination at the GaN/AlN/SiC interface via interface traps, and therefore low current gain was predicted. In fact, HBTs with these heterojunction showed low current gain ($\alpha < 1 \times 10^{-3}$), and there is a strong tendency that low current gain was observed in the HBTs with large leakage current. Closed circles in Fig. 4.29 show the current gains of the HBTs with N* pre-irradiation. The gain showed strong dependence on the AlN thickness. From the diode characteristics, the low current gain was indicated due to their large leakage current and low $V_T$ associated with generation/recombination at the GaN/AlN/SiC interface in the case of AlN thickness of 1, 3 and 4.5 nm. In fact, the HBTs with AlN thickness of 1, 3 and 4.5 nm showed the
4.6. Effect of Ultrathin AlN Spacer on GaN/SiC HBTs

![Graph showing I-V characteristics of GaN/SiC HBTs.](image)

**Figure 4.28:** $I$-$V$ characteristics of emitter-base and collector-base diodes in GaN/SiC HBTs. $I$-$V$ characteristics similar to GaN/SiC heterojunction diodes were obtained, indicating successful fabrication of HBT structures.

![Graph showing summary of common-base current gain.](image)

**Figure 4.29:** Summary of common-base current gain of the investigated GaN/AlN/SiC HBTs.
Figure 4.30: Common-base $I_C-V_{CB}$ characteristics of the GaN/AlN/SiC HBT with (a) 1 nm-thick AlN layer without N* pre-irradiation and (b) 2 nm-thick AlN layer with N* pre-irradiation, where incremental current gains of 0.1 and 0.2 were obtained, respectively.
4.7 Summary

Growth, electrical characterization, and electroluminescence (EL) of GaN/SiC heterojunction bipolar transistors (HBTs) fabricated on SiC off-axis substrates are presented. We have started by investigating the crystal quality of MBE-grown GaN on off-axis SiC. The GaN layer grown on off-axis SiC showed step bunching due to the large off-angle of the substrates. It contributed to the annihilation of edge dislocations revealed by XRD and TEM analysis. Also, Hall-effect measurement showed the GaN layer has adequate electron mobility as well as carrier concentration, suggesting that the GaN on off-axis SiC substrate is applicable for the emitter of GaN/SiC HBTs. Subsequently, we investigated the impact of base doping concentration and polytype of SiC (4H and 6H) on electronic properties of the GaN/SiC heterojunction and HBTs. By utilizing reduced doping of $1 \times 10^{18}$ cm$^{-3}$ instead of $1 \times 10^{19}$ cm$^{-3}$, we successfully suppressed the tunneling current via interface traps, resulting in significantly improved rectifying behavior in both the GaN/4H-SiC and GaN/6H-SiC heterojunction diodes. C-V characteristics revealed that the band lineup of GaN/SiC is type-II, and 6H-SiC is better for electron injection, which is supported by EL. In accordance with diode characteristics, GaN/SiC HBTs showed improved current gain by employing reduced base doping concentration and by utilizing 6H-SiC. A maximum common-base current gain of 0.01 and 0.03 was obtained on GaN/4H-SiC HBTs and GaN/6H-SiC HBTs, respectively, with base doping of $1 \times 10^{18}$ cm$^{-3}$.

Next, GaN/SiC HBTs with ultrathin AlN spacer layers at the n-GaN/p-SiC emitter junction were proposed in attempt to improve the electronic properties of GaN/SiC heterojunction. The insertion of AlN spacer is found to be promising in terms of electron injection efficiency due to the reduced potential barrier (0.54 eV) to electron injection and smaller recombination via interface traps. We also investigated N$^*$ pre-irradiation prior to AlN growth to control the electronic properties of GaN/AlN/SiC heterojunction. We found that the potential barrier was further reduced to 0.46 eV by N$^*$ pre-irradiation. The HBT structure was successfully fabricated with newly developed process featuring ion implantation and Pd ohmic contact to obtain low resistivity to p-SiC base at as low as 600°C. With
these efforts, we achieved a maximum common-base current gain of 0.1 in the GaN/AlN/SiC HBT with 1 nm-thick AlN layer without N* pre-irradiation and 0.2 in 2 nm-thick AlN layer with N* pre-irradiation.

References


References


Chapter 4. Growth of GaN and Fabrication of GaN/SiC HBTs
Chapter 5

AlGaN/SiC Heterojunction Bipolar Transistors featuring AlN/GaN Superlattice Emitter

5.1 Introduction

SiC-based power bipolar junction transistors (BJTs) are recognized as very attractive candidates for high-power switching devices due to the superior properties such as high breakdown voltage, low $ON$-resistance, and high temperature operation with high current density [1]. SiC BJTs close to the SiC unipolar limit in a wide range of voltages have been reported in addition to attractive characteristics such as fast switching, low forward voltage drop [2, 3]. However, their low current gain remains areas of the concerns since it results in the large power dissipation at the drive circuit. A few groups have demonstrated a current gain over 100 at room temperature [4–6]. However, it falls off to about 50 at 250°C since BJTs show negative temperature coefficient of current gain. In Chapter 3, we demonstrated 4H-SiC BJTs with record-high current gain of 257 on (0001), and it exhibited a high current gain of 127 even at 250°C [7]. However, to compensate the disadvantages of BJTs, namely, expensive and big drive circuit derived from the low current gain, even higher current gain especially at elevated temperature is desired for practical application. For improved current gain in SiC BJTs, we have studied AlGaN/SiC heterojunction bipolar transistors (HBTs) as next-generation high-current-gain power transistors. In the HBTs, AlGaN is employed as a wide bandgap emitter, which forms the valence band offset and hinders hole back injection from p-base to n-emitter. This band offset allows us to achieve extremely high electron injection efficiency equal to unity and therefore temperature-independent current gain if there were no interface states at AlGaN/SiC heterojunction.

Fabrication of GaN/SiC HBTs was first reported by Pankove et al. in 1994 [8]. They showed a current gain of $\alpha \sim 0.99999$ at room temperature and $\alpha \sim 0.99$ at high temperature of 535°C in common-base configuration so that the results seemed promising [9].
However, no groups reported such common-base results, and so far only a few reports are available on GaN/SiC HBTs in common-base configuration \cite{10, 11}. In addition, it turned out that the promising results could not be easily reproduced \cite{12}. After all, although there are large number of reports on GaN/SiC heterojunction diodes \cite{13–18} in response to the first demonstration of GaN/SiC HBTs, common-emitter operation has not been reported in the HBTs and focused research on n-GaN/p-SiC emitter junctions is necessary to achieve common-emitter-mode operation in the HBTs.

In Chapter 4, GaN/SiC HBTs were studied and the electronic properties of GaN/SiC heterojunctions were improved by optimizing base doping concentrations to reduce the interface-trap-assisted tunneling \cite{19} and inserting an ultrathin AlN spacer layer between the GaN and SiC to suppress interface recombination \cite{20}. Although leakage current at emitter junctions was successfully suppressed, common-emitter current gain ($\beta$) in the HBTs was still much smaller than 1 ($\beta < 0.1$). Capacitance-voltage ($C-V$) measurements revealed that there was a large potential barrier (of about 0.5 eV) to electron injection (type-II band alignment) \cite{20}. This barrier blocked electron flow from n-GaN to p-SiC and produced high electron concentrations near the interface that resulted in interface-trap-assisted recombination. We assume this to be the one possible reason for the low current gain in GaN/SiC HBTs. Theoretically, utilization of a wider bandgap AlGaN emitter instead of a GaN emitter would seem to be a promising approach to controlling conduction band offset, but Danielsson et al. have reported that conduction band offset at the AlGaN/SiC heterointerface was nearly independent of the Al composition, due to the presence of a strong interface charge at the junction \cite{21}. We have found that growth of ternary AlGaN on SiC is very difficult with the conventional growth techniques due to initial three-dimensional growth, which obstructed the control of band offset.

In this section, we propose SiC HBTs which employ AlN/GaN short-period superlattice (quasi-AlGaN) as widegap emitter \cite{22}. With this device structure, growth can be started with AlN that has smaller lattice mismatch and better wetting (smaller interface energy) with SiC than does AlGaN. This results in a high-quality III-N/SiC interface. We demonstrate band offset control in (quasi-)AlGaN/SiC and common-emitter mode operation ($\beta \sim 2.7$) in III-N/SiC HBTs. Toward further improvement of current gain, impacts of n-SiC spacer and p-SiC base width are also presented in attempt to reduce the interface and bulk recombination. A maximum current gain of 13 is reported in the HBTs.

### 5.2 Device Fabrication

Fig. 5.1 shows a schematic cross section of fabricated HBTs. SiC substrates used in this study are commercially available 4H-SiC (0001) wafers with off-cut angles of $8^\circ$ toward [1120]. N$^+$-SiC substrates with a N-doped n$^-$-SiC collector layer (10 µm, $N_d = 5 \times 10^{15}$ cm$^{-3}$), an Al-doped p$^+$-SiC base layer (250–500 nm, $N_a = 1 \times 10^{18}$ cm$^{-3}$), and
5.2. Device Fabrication

![Diagram of AlGaN/SiC HBTs](image)

<table>
<thead>
<tr>
<th>Layer</th>
<th>Material</th>
<th>Concentration (cm$^{-3}$)</th>
<th>Thickness (µm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact</td>
<td>n$^+$-GaN</td>
<td>$2 \times 10^{19}$</td>
<td>0.2</td>
</tr>
<tr>
<td>Emitter</td>
<td>n$^+$-(AlN/GaN)</td>
<td>$\sim 10^{19}$</td>
<td>0.1</td>
</tr>
<tr>
<td>Spacer</td>
<td>n$^-$-SiC</td>
<td>$1 \times 10^{16}$</td>
<td>0.05</td>
</tr>
<tr>
<td>Base</td>
<td>p$^+$-SiC</td>
<td>$1 \times 10^{18}$</td>
<td>0.5</td>
</tr>
<tr>
<td>Collector</td>
<td>n$^-$-SiC</td>
<td>$5 \times 10^{15}$</td>
<td>10</td>
</tr>
<tr>
<td>Buffer</td>
<td>n$^+$-SiC</td>
<td>$1 \times 10^{18}$</td>
<td>0.5</td>
</tr>
</tbody>
</table>

**Figure 5.1:** Structures of fabricated AlGaN/SiC HBTs.
an n−-SiC spacer layer (50–200 nm, \(N_d = 1 \times 10^{16} \text{ cm}^{-3}\)) were prepared by chemical vapor deposition. Before Group-\(\text{III}\) nitride (\(\text{III-N}\)) growth, selective Al\(^+\) ion implantation to base contact region was carried out for low resistivity ohmic contacts. The Al\(^+\) ion implantation was performed at 500°C with a 0.1 µm-deep box profile (\(N_a = 5 \times 10^{20} \text{ cm}^{-3}\)). The implants were activated by annealing at 1800°C for 10 min in Ar ambient with a carbon cap. The cap was removed by following sacrificial oxidation at 1150°C for 5 h, and surface was treated by high temperature HCl gas etching to form the step-controlled surface.

\(\text{III-N}\) layers were then grown by means of plasma-assisted molecular beam epitaxy (MBE) using elemental Al, Ga, and rf-plasma-excited active nitrogen (N\(^*\)). A Si-doped AlN (0.6 nm)/GaN (0.4–1.8 nm) short-period superlattice (total thickness: 0.1 µm, \(N_d \sim 10^{19} \text{ cm}^{-3}\)), followed by a Si-doped n\(^+\)-GaN contact layer (0.2 µm, \(N_d = 2 \times 10^{19} \text{ cm}^{-3}\)) were grown on the 4H-SiC homoepitaxial layers at 600°C. HBTs of various average Al compositions (0–0.6) were fabricated by changing the ratio of GaN layer thicknesses. For comparison, a GaN/SiC HBT with an ultra-thin AlN insertion layer (1.0 nm) was also fabricated [20].

Double-mesa HBTs were fabricated using reactive ion etching (RIE) with a deposited SiO\(_2\) mask. Multilayer Ti/Al/Ni ohmic contacts were formed on the n-GaN and p-SiC surface using a standard lift-off technique and a rapid thermal annealing (RTA) at 600°C in Ar. Heterojunction mesa diodes with a diameter of 100 µm were also fabricated on p-SiC substrates with 5 µm-thick p-type homoepitaxial layers with an acceptor concentration of 1×10\(^{18}\) cm\(^{-3}\) for detailed electrical characterization of the AlGaN/SiC interface.

### 5.3 MBE Growth of AlN/GaN Short-Period Superlattice on Off-axis SiC

Prior to the characterizations of AlGaN/SiC heterojunction and HBTs, structural and electronic properties of MBE-grown AlGaN on off-axis SiC substrates are discussed in this section. As previously noted, AlN/GaN short-period superlattice (SPSL) was used as an emitter of the HBTs. The advantage beyond conventional AlGaN growth method is that we can start the growth with AlN layer that has smaller lattice mismatch and better wetting with SiC than AlGaN, resulting in a high-quality \(\text{III-N/SiC}\) interface. We already reported in GaN/SiC HBTs that the insertion of an ultrathin AlN layer contributed to the smaller interface recombination due to the lower defect formation at the heterojunction. Another advantage is that it is easier to control the Al composition since it is defined by the thickness ratio of AlN/GaN superlattice. It should be noted that the AlGaN layer is grown on SiC 8° off-axis substrates since SiC homoepitaxy has been developed for (0001) off-axis SiC substrates instead of on-axis substrates because the step-controlled growth mechanism is essential to prevent formation of cubic-phase (3C-SiC) inclusions during homoepitaxy [23]. Although there have been a few reports of growth of AlN/GaN superlattice on off-axis
sapphire [24], the investigation is limited to relatively low off-angle of up to 2°, whereas a large off angle of 8° for 4H-SiC toward the [11\overline{2}0] direction is generally used in SiC technology. The MBE grown AlGaN layers on such SiC off-axis substrates are characterized by reflection high energy electron diffraction (RHEED), atomic forced microscopy (AFM), X-ray diffraction (XRD), transmission electron microscopy (TEM), and cathodoluminescence (CL). Electronic properties of the AlGaN layer are also characterized by Hall-effect measurement.

5.3.1 Surface Morphology

Fig. 5.2 shows the typical surface morphology of AlN/GaN superlattice grown on SiC off-axis surface. Surface morphologies of SiC before the AlN/GaN superlattice growth and GaN grown on SiC are also shown as a reference. As shown in Fig. 5.2 (a), 4H-SiC off-axis surface showed steps with a step height of 1 – 2 nm corresponding to one or two unit height (4 or 8BL) of 4H-SiC, although there is a possibility of underestimation of step height since the terrace width is as small as 20 nm. The RMS roughness of SiC surface before the growth was 0.32 nm, indicating a smooth surface was obtained. When the superlattice was grown on the SiC surface, a surface morphology with a RMS roughness of 0.63 nm was obtained, as shown in Fig. 5.2 (c). Although the surface morphology showed a step-and-terrace structure along [11\overline{2}0] off-cut direction, the terrace width was about 40 nm, which is larger than that of SiC surface before the growth (20 nm). In addition, the step height was 2 – 3 nm, which is also larger than that of SiC surface before the growth (1 – 2 nm), indicating that step bunching along [11\overline{2}0] off-cut direction occurred due to the large off-angle of the SiC substrates. It should be noted that in the case of GaN grown on SiC off-axis substrates at the same growth temperature by MBE (Fig. 5.2 (b)), we observed large step-bunching with a step height of 5-10 nm. The relatively smooth surface morphology in AlN/GaN superlattice on off-axis SiC compared with GaN is attributed to the presence of AlN layer. We reported that the AlN grown at the same growth temperature of 600°C showed very smooth surface morphology with RMS roughness of 0.3 nm, and the step height was measured to be 0.5 nm [25]. This indicated that no step bunching occurred in growth of AlN at 600°C, suggesting smaller migration length of Al compared with Ga on 4H-SiC surface. So we assume that although GaN likely grow in a step-flow mode, the AlN layer, which grows in layer-by-layer growth mode on SiC terraces due to the smaller migration length of Al, contributed to the suppression of surface roughening, resulting in the smooth surface morphology. This feature is indicated by TEM observation of GaN and AlN on SiC off-axis substrates, where step-bunching-induced annihilation of dislocation occurred only in the case of GaN (Fig. 5.3). This is also indicated by the RHEED intensity profile during MBE-growth of AlGaN on SiC shown in Fig. 5.4, where the intensity decreased during the AlN growth and it recovered during the GaN growth, suggesting that the AlN growth on GaN is likely 3-dimensional (3-D), whereas GaN growth on AlN is likely 2-D.
Chapter 5. AlGaN/SiC HBTs featuring AlN/GaN Superlattice Emitter

Figure 5.2: (a) Surface morphologies of SiC before the AlN/GaN superlattice growth, (b) GaN grown on SiC, and (c) AlN/GaN superlattice grown on SiC off-axis surface.

Figure 5.3: Cross-sectional TEM image (zone-axis) of GaN/AlN on SiC off-axis substrates, where step-bunching-induced annihilation of dislocation occurred only in the case of GaN.
5.3. MBE Growth of AlN/GaN Short-Period Superlattice on Off-axis SiC

![Graph showing RHEED intensity profile during MBE-growth of AlGaN on SiC.](image)

**Figure 5.4:** RHEED intensity profile during MBE-growth of AlGaN on SiC. Intensity decreased during the AlN growth and it recovered during the GaN growth.
5.3.2 XRD and TEM analysis

XRD and TEM analyses were conducted to characterize the quality of MBE-grown AlGaN on off-axis SiC. Table 5.1 shows the full width at half maximum (FWHM) in the (0002) reflection peak in XRD measurements. From the $2\theta/\omega$ scan, average Al composition was calculated. The calculated Al compositions were almost the same as those defined by the ratio of AlN/GaN layer thickness. FWHM of about 440 arcsec for $2\theta/\omega$ scan and 200 arcsec for $\omega$ scan were obtained independent of Al compositions, whereas FWHM of 124 arcsec for $2\theta/\omega$ scan and 97 arcsec for $\omega$ scan were obtained in reference GaN. Relatively high FWHM in $2\theta/\omega$ scan may be attributed to the 3-D growth of the thin AlN layer in the superlattice as discussed in the previous section. This assumption is also supported by the fact that we did not observe any satellite peaks derived from the presence of abrupt superlattice structure. The FWHM of the $\omega$ scan in (1102) reflection peak was 2423 arcsec, which is higher than that of GaN grown at the same growth condition (936 arcsec), suggesting that the superlattice has large number of edge and/or mixed dislocations. In the case of GaN, we reported that although edge dislocations are generated at the initial growth stage due to the lattice mismatch between GaN and SiC, step-flow growth of GaN contributed to the dislocation vending along off-cut direction, resulting in the annihilation of edge dislocations as the thickness increased. In contrast, such step-flow growth mode does not always occur in AlN/GaN superlattice growth since AlN growth mode is likely three-dimensional, so the reduction of edge dislocations in growth on SiC off-axis substrates was not expected in AlN/GaN superlattice epitaxy. Thus, high FWHM value and thereby large number of edge dislocations were indicated. Fig. 5.5 shows a high-resolution cross-sectional TEM image of AlGaN grown on 4H-SiC off-axis surface. The TEM image was taken from [2110] direction to observe the superstructure of the epilayer. We confirmed the presence of superlattice structure by HRTEM. However, we observed disorders in superlattice structure in some areas so that the control of growth sequence will be implemented in the future work.

5.3.3 Cathodoluminescence

To investigate the optical properties of AlGaN grown on off-axis SiC, CL measurements were conducted. Fig. 5.6 shows CL spectra of AlGaN grown on 4H-SiC off-axis substrates taken at RT. As shown in Fig. 5.6, one single peak was observed. The peak energies were extracted from CL spectra, which were summarized in Table 5.2. In Table 5.2, bandgap energies of AlGaN calculated by Vegard’s law or Kronig-Penny model are also shown, where the bandgap energy of 3.42 eV for GaN and 6.00 eV for AlN, bowing parameter $b$ of 0.82, and the conduction/valance band offset of 1.7 eV/0.8 eV at AlGaN/SiC are used. As shown in Table 5.2, the peak energy of CL spectra is far below the bandgap energy of AlGaN (0.36 – 0.72 eV deeper than $E_g$). This difference indicates that no band-emission related peaks are observed in the present quasi-AlGaN. One possible explanation of the emission from deep states is the presence of a large amount of such impurities as oxygen (O) or carbon (C).
Table 5.1: FWHM in the (0002) reflection of XRD measurement.

<table>
<thead>
<tr>
<th>AlGaN on 4H-SiC 8° off-axis</th>
<th>XRD FWHM in (0002) reflection</th>
<th>2θ/ω scan</th>
<th>ω scan</th>
</tr>
</thead>
<tbody>
<tr>
<td>GaN</td>
<td></td>
<td>124 arcsec</td>
<td>97 arcsec</td>
</tr>
<tr>
<td>Al_{0.25}Ga_{0.75}N</td>
<td></td>
<td>428 arcsec</td>
<td>188 arcsec</td>
</tr>
<tr>
<td>Al_{0.33}Ga_{0.67}N</td>
<td></td>
<td>440 arcsec</td>
<td>202 arcsec</td>
</tr>
<tr>
<td>Al_{0.40}Ga_{0.60}N</td>
<td></td>
<td>446 arcsec</td>
<td>200 arcsec</td>
</tr>
</tbody>
</table>

Figure 5.5: A high-resolution cross-sectional TEM image of AlGaN grown on 4H-SiC off-axis surface. The TEM image was taken from [2110] direction.
**Figure 5.6:** CL spectra of AlGaN grown on 4H-SiC off-axis substrates taken at RT.

**Table 5.2:** Calculated bandgap energy and measured CL peak energy.

<table>
<thead>
<tr>
<th>Quasi-AlGaN on 4H-SiC 8° off-axis</th>
<th>Calculated Bandgap (eV)</th>
<th>CL peak energy (eV)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Vegard’s law</td>
<td>Kronig-Penny model</td>
</tr>
<tr>
<td>GaN</td>
<td>3.42</td>
<td>3.42</td>
</tr>
<tr>
<td>Al\textsubscript{0.25}Ga\textsubscript{0.75}N</td>
<td>3.91</td>
<td>3.73</td>
</tr>
<tr>
<td>Al\textsubscript{0.33}Ga\textsubscript{0.67}N</td>
<td>4.09</td>
<td>3.94</td>
</tr>
<tr>
<td>Al\textsubscript{0.40}Ga\textsubscript{0.60}N</td>
<td>4.26</td>
<td>4.13</td>
</tr>
<tr>
<td>Al\textsubscript{0.50}Ga\textsubscript{0.50}N</td>
<td>4.51</td>
<td>4.44</td>
</tr>
<tr>
<td>Al\textsubscript{0.60}Ga\textsubscript{0.40}N</td>
<td>4.77</td>
<td>4.76</td>
</tr>
</tbody>
</table>
SIMS measurement revealed that the typical incorporation of C in GaN or AlN films was below $5 \times 10^{15} - 5 \times 10^{16}$ cm$^{-3}$, whereas O in GaN or AlN films are $3 \times 10^{17} - 7 \times 10^{17}$ cm$^{-3}$, so that oxygen may be responsible for the deep emission. However, the reason of the low-energy emission is currently under investigation.

### 5.3.4 Hall Effect Measurement

To examine the electronic properties of AlGaN layer, Hall-effect measurements were performed. For Hall-effect measurements, AlGaN/SiC heterojunction diodes that have mesa-isolated van der Pauw geometry pattern were used. The Si-doping was performed at the same cell temperature of 1300°C for all layers in this section. Fig. 5.7 (a) shows the carrier concentrations of AlGaN with various Al compositions on off-axis SiC as a function of temperature. In the case of GaN, high carrier concentrations of $1.5 \times 10^{19}$ cm$^{-3}$ at 300 K were obtained. Although it becomes more difficult to obtain high carrier concentrations when the Al composition increases because the donor ionization energy becomes large [26], reasonably high carrier concentrations of $9.7 \times 10^{18}$ cm$^{-3}$ for Al$_{0.33}$Ga$_{0.67}$N, $7.6 \times 10^{18}$ cm$^{-3}$ for Al$_{0.4}$Ga$_{0.6}$N, and $5.5 \times 10^{18}$ cm$^{-3}$ for Al$_{0.5}$Ga$_{0.5}$N were obtained at 300 K. It should be noted that all AlGaN layers showed almost no temperature dependence on carrier concentrations, indicating that the AlGaN layers on off-axis SiC investigated in this study may be degenerated, so that the donor concentration is equal to carrier concentration. Assuming this, the donor concentrations are replotted in Fig. 5.7 (c). For comparison, donor concentration of AlN grown under the same condition was evaluated using C-V characteristics of n-AlN/p-SiC heterojunction diodes, and the calculated result is also plotted in Fig. 5.7 (c). From Hall effect measurements, MBE-grown AlGaN on off-axis SiC has adequate electronic property for the emitter of SiC HBTs. Fig. 5.7 (b) shows temperature dependence of electron mobility of AlGaN with various Al compositions on off-axis SiC. In the case of GaN, the electron mobility at 300 K was 145 cm$^2$/Vs. The electron mobility did not show temperature dependence because the GaN layer was degenerated. In contrast to GaN, we observed low electron mobility of 8.5 cm$^2$/Vs for Al$_{0.33}$Ga$_{0.67}$N, 3.1 cm$^2$/Vs for Al$_{0.4}$Ga$_{0.6}$N, and 1.4 cm$^2$/Vs for Al$_{0.5}$Ga$_{0.5}$N were obtained at 300 K. The mobility showed a slight temperature dependence, where they increased with the temperature. The very low electron mobility in AlGaN is attributed to the presence of large number of edge dislocations [27–29]. It is reported that the edge dislocations introduce acceptor centers along the dislocation lines that capture electrons (negatively charged) and form a space-charge, which scatters electrons crossing them [28]. Reduced electron mobility with large number of edge dislocations was experimentally confirmed in GaN [29]. In our AlGaN, XRD measurement showed that FWHM of (1102) reflection peak, which reflects the number of dislocations that have edge components [30], was as high as 2423 arcsec, while that of GaN grown on the same condition was 936 arcsec. So we assume the larger number of edge dislocations contributed to the reduced mobility in the case of AlGaN, which should be taken into account for the
Figure 5.7: (a) Carrier concentrations and (b) electron mobility as a function of temperature of AlGaN with Al compositions of 0, 0.33, 0.40, and 0.50. (c) Donor concentration of AlGaN as a function of Al composition. For comparison, donor concentration of AlN grown under the same condition is also shown.
5.4 AlGaN/SiC Heterojunction Diodes

5.4.1 Band Offset Control of AlGaN/SiC Heterojunction

To characterize the band diagram at AlGaN/SiC heterojunction, capacitance-voltage (C-V) measurements at 1 MHz were performed. Fig. 5.8 shows typical C-V characteristics of AlGaN/SiC heterojunction diodes. We obtained linear curves in 1/C²-V plots. The slopes in the 1/C²-V plot of GaN/SiC heterojunction diodes agreed well with the acceptor concentration of p-SiC layers (N_a = 1 x 10¹⁸ cm⁻³). In the case of Al0.4Ga0.6N and Al0.5Ga0.5N, we obtained the different slope in 1/C²-V plots, which are attributed to the different doping concentrations in GaN, Al0.4Ga0.6N, Al0.5Ga0.5N films revealed by Hall effect measurements. Intercept voltages (V_d) were extracted from the 1/C²-V plots and they were summarized in Table 5.3. As previously reported, the intercept voltage of GaN/SiC heterojunction is 2.55 V. For Al0.25Ga0.75N/SiC and Al0.33Ga0.67N/SiC heterojunction, the intercept voltages were nearly equal to that of GaN, and we observed their monotonic increase when the Al composition exceeded 0.4. From this V_int value, the energy-band diagrams of the AlGaN/SiC heterojunction are calculated using equations shown below:

\[
\Delta E_v = E_g,\text{GaN} - qV_d - \delta_{\text{SiC}} - \delta_{\text{GaN}} \quad (5.1)
\]

\[
\Delta E_c = qV_d - E_g,\text{SiC} + \delta_{\text{SiC}} + \delta_{\text{GaN}} \quad (5.2)
\]

where \(E_g\) is the bandgap energy, and \(\delta_{\text{SiC}}\) and \(\delta_{\text{GaN}}\) are the differences between the Fermi level and the valence-band maximum of SiC and conduction-band minimum of GaN, respectively. We used the bandgap of AlGaN calculated using Kronig-Penny model shown in Table 5.2 in this study.

The C-V analysis revealed that there is a large valence band offset (\(\Delta E_V\)) of about 0.4 - 1.0 eV in AlGaN/SiC heterojunction which sufficiently blocks hole back injection from p-SiC to n-AlGaN. As for conduction band offset (\(\Delta E_C\)), there is also a large \(\Delta E_C\) in the case of GaN/SiC heterojunction which works as a potential barrier to electron as previously reported (type-II band alignment). The \(\Delta E_C\) value remained almost constant in the case of Al0.25Ga0.75N/SiC and Al0.33Ga0.67N/SiC heterojunction. And we observed their monotonic increase when the Al composition exceeded 0.4. With Al composition of over 0.5, we achieved Type-I band alignment, which is suitable for HBTs (see Fig. 5.9). It should be noted that although there are a few reports on trial of the band offset control, no groups achieved type-I band alignment in AlGaN/SiC heterojunction. Danielsson et al. reported that the conduction band offset values were almost unchanged with increasing Al compositions up to 0.5, although \(\Delta E_C\) was expected to decrease toward zero since \(\Delta E_C\) will finally approach the value of the AlN/SiC heterojunction. They assumed it to be due...
Chapter 5. AlGaN/SiC HBTs featuring AlN/GaN Superlattice Emitter

Figure 5.8: Room temperature $C$-$V$ characteristics of AlGaN/SiC heterojunction diodes.

Figure 5.9: Flat band diagram of (a) GaN/SiC, (b) Al$_{0.4}$Ga$_{0.6}$/SiC, and (c) Al$_{0.5}$Ga$_{0.5}$/SiC heterojunctions, as calculated on the basis of the intercept voltages in $C$-$V$ measurements.
5.4. AlGaN/SiC Heterojunction Diodes

Table 5.3: Built-in voltage and calculated conduction and valance band offset at AlGaN/SiC heterojunction.

<table>
<thead>
<tr>
<th>Emitter</th>
<th>Intercept Voltage (V)</th>
<th>$\Delta E_C$ (eV)</th>
<th>$\Delta E_V$ (eV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>GaN/AlN(1nm)</td>
<td>2.55</td>
<td>-0.57</td>
<td>0.73</td>
</tr>
<tr>
<td>Al$<em>{0.25}$Ga$</em>{0.75}$N</td>
<td>2.51</td>
<td>-0.58</td>
<td>1.06</td>
</tr>
<tr>
<td>Al$<em>{0.33}$Ga$</em>{0.67}$N</td>
<td>2.54</td>
<td>-0.59</td>
<td>1.27</td>
</tr>
<tr>
<td>Al$<em>{0.40}$Ga$</em>{0.60}$N</td>
<td>2.70</td>
<td>-0.42</td>
<td>1.29</td>
</tr>
<tr>
<td>Al$<em>{0.50}$Ga$</em>{0.50}$N</td>
<td>3.28</td>
<td>0.17</td>
<td>1.01</td>
</tr>
<tr>
<td>Al$<em>{0.60}$Ga$</em>{0.40}$N</td>
<td>4.17</td>
<td>1.07</td>
<td>0.42</td>
</tr>
</tbody>
</table>
to the presence of strong interface charge influencing C-V measurement. Johnson et al. reported the band alignment of Al$_{0.3}$Ga$_{0.7}$N/SiC and Al$_{0.5}$Ga$_{0.5}$N/SiC were type-II with $|\Delta E_C|$ of 0.30 eV and 0.56 eV, respectively [31]. Note that in these two reports they did not employ superlattice structure but used conventional AlGaN growth method either by HVPE [21] or CVD [31]. In contrast to these reports, we achieved type-I band alignment with Al compositions of over 0.5, indicating that our method to form the heterojunction, i.e. growth method featuring AlN/GaN superlattice, is applicable to control the band offset.

### 5.4.2 Current Transport Properties of AlGaN/SiC Heterojunction

The AlGaN/SiC heterojunction diodes with various Al compositions are fabricated and characterized. $I$-$V$ characteristics of the n-AlGaN/p-SiC heterojunction diodes are shown in Fig. 5.10. Under reverse bias, all diodes showed very small reverse leakage current. Under forward bias, $I$-$V$ characteristics showed different thresholds. In particular, GaN/SiC diodes showed the lowest threshold whereas AlGaN/SiC diodes with Al composition of 0.25 and 0.33 showed higher thresholds, and highest thresholds were obtained in the diodes with Al composition of 0.5 and 0.6. The different thresholds may be attributed to the reduction of recombination current via interface traps by using high Al-content AlGaN, which is explained using Fig. 5.11. For GaN/SiC heterojunction, potential barrier to electron due to the type-II band alignment blocked the carrier injection and produces high electron concentrations near the interface. The accumulated electrons recombine via interface traps with holes that are also accumulated near the heterojunction due to the potential barrier. Thus, we observed the recombination current at small bias. Similar discussions are found in other reports [15–18], where the electrical characteristics are intensively investigated. For AlGaN/SiC heterojunction with Al composition of over 0.5, similar current transport mechanism can occur. However, we did not observe the leakage current at small bias, suggesting the reduction of recombination current via interface traps by using high Al-content AlGaN. Since the major difference was the elimination of potential barrier to electron with high Al-content AlGaN, one possible explanation of the different threshold in $I$-$V$ characteristics is associated with the eliminated potential barrier to electron injection.

### 5.5 AlGaN/SiC HBTs

#### 5.5.1 Common-Base Mode Operation

The AlGaN/SiC HBTs with different Al compositions are fabricated and characterized. HBTs with an emitter finger width of $W_E = 10 \mu$m and the distance between emitter and base of $L_{EB} = 10 \mu$m (total area: $140 \mu$m $\times$ $320 \mu$m) were used in this study.

Fig. 5.12 shows the common-base $I_C$-$V_{CB}$ characteristics of GaN/SiC HBTs,
5.5. AlGaN/SiC HBTs

Figure 5.10: $I-V$ characteristics of the n-AlGaN/p-SiC heterojunction diodes.

(a) GaN/SiC, $V = 1.00\text{V}$

(b) Al$_{0.5}$Ga$_{0.5}$N/p-SiC, $V = 1.50\text{V}$

Figure 5.11: Schematic band diagrams of n-GaN/p-SiC and n-Al$_{0.5}$Ga$_{0.5}$N/p-SiC under the forward bias near turn-on voltage.
Figure 5.12: Common-base $I_C-V_{CB}$ characteristics of (a) GaN/SiC HBTs, (b) Al$_{0.4}$Ga$_{0.6}$N/SiC HBTs, and (c) Al$_{0.5}$Ga$_{0.5}$N/SiC HBTs.

Figure 5.13: Correlation between band offset at AlGaN/SiC heterojunction and current gain of AlGaN/SiC HBTs.
5.5. AlGaN/SiC HBTs

$Al_{0.4}Ga_{0.6}N/SiC$ HBTs, and $Al_{0.5}Ga_{0.5}N/SiC$ HBTs. A summary of current gain of the HBTs are also shown in Table 5.4. All HBTs showed common-base characteristics, with no significant leakage. The GaN/SiC HBTs showed a common-base current gain of $\alpha \approx 0.07$. AlGaN/SiC HBTs with Al content below 0.5 exhibited a low current gain of $\alpha \approx 0.2$, whereas HBTs with Al content over 0.5 exhibited significantly improved current gain, up to $\alpha \approx 0.67$.

The improvement of current gain is associated with the band alignment of AlGaN/SiC heterojunction, which is illustrated in Fig. 5.13. As revealed by $C-V$ measurement, AlGaN/SiC heterojunction with Al composition below 0.4 showed type-II band alignment. This band alignment forms the large potential barrier to electron injection from n-AlGaN to p-SiC, resulting in low emitter injection efficiency. On the other hand, with AlGaN emitter with Al content over 0.5, type-I band alignment that is free from such potential barrier was realized, so that the higher electron injection efficiency and thus improved current gain were achieved. $I-V$ measurements also suggested reduced recombination current when the quasi-AlGaN emitter was used with Al content over 0.5.

5.5.2 Common-Emitter Mode Operation

It should be noted that $\alpha > 0.5$ indicates a common-emitter current gain $\beta > 1$. The common-emitter $I_C-V_{CE}$ characteristics and the Gummel plot of the $Al_{0.5}Ga_{0.5}N/SiC$ HBT are shown in Fig. 5.14. It should be noted that the open-base blocking voltage $V_{CEO}$ of the HBT was larger than 1 kV, even though any passivation or junction termination extension was not employed in the HBTs. Current gain was observed above $V_{BE}$ of 2.8 V, indicating electron injection from AlGaN to SiC becomes dominant above the voltage. A maximum common-emitter current gain of $\beta \approx 2.7$ was demonstrated in the HBTs.

5.5.3 High Temperature Characteristics

To further discuss the characteristics of AlGaN/SiC HBTs, we investigated the high temperature characteristics. The high temperature characteristics of the $Al_{0.5}Ga_{0.5}N/SiC$ HBT are shown in Fig. 5.15. In Fig. 5.15, characteristics at RT and 550 K are shown. The HBT showed the operation at up to 550 K, and it did not show any degradation after the cooling off. We observed the increase of $ON$-resistance at 550 K, which is attributed to the increase of mobility of drift region at elevated temperature. The current gain was reduced from 2.7 at RT to 0.6 at 550 K. It is well known that the current gain decreases with the temperature in SiC BJTs because ionized acceptors in p-SiC base are injected to the emitter that reduce the emitter injection efficiency. In the ideal HBTs, such hole back injection is suppressed due to the presence of potential barrier to hole at the heterojunction, so that the electron injection efficiency is not affected by the increase of carrier concentrations. However, the HBT showed significant reduction of current gain. The reduction of the current gain indi-
Table 5.4: Common-base and common-emitter current gain of fabricated HBTs.

<table>
<thead>
<tr>
<th>HBT</th>
<th>Common-Base Gain $\alpha$</th>
<th>Common-Emitter Gain $\beta$</th>
</tr>
</thead>
<tbody>
<tr>
<td>GaN/SiC</td>
<td>0.07</td>
<td>0.16</td>
</tr>
<tr>
<td>Al$<em>{0.25}$Ga$</em>{0.75}$N/SiC</td>
<td>0.15</td>
<td>0.3</td>
</tr>
<tr>
<td>Al$<em>{0.33}$Ga$</em>{0.67}$N/SiC</td>
<td>0.1</td>
<td>0.1</td>
</tr>
<tr>
<td>Al$<em>{0.40}$Ga$</em>{0.60}$N/SiC</td>
<td>0.19</td>
<td>0.22</td>
</tr>
<tr>
<td>Al$<em>{0.50}$Ga$</em>{0.50}$N/SiC</td>
<td>0.67</td>
<td>2.7</td>
</tr>
<tr>
<td>Al$<em>{0.60}$Ga$</em>{0.40}$N/SiC</td>
<td>0.66</td>
<td>2.6</td>
</tr>
</tbody>
</table>

Figure 5.14: (a) Common-emitter $I_C$-$V_{CE}$ characteristics and open-base breakdown voltages in Al$_{0.5}$Ga$_{0.5}$N/SiC HBTs. (b) A Gummel plot of an Al$_{0.5}$Ga$_{0.5}$N/SiC HBT.
5.5. AlGaN/SiC HBTs

Figure 5.15: High temperature characteristics of the $\text{Al}_{0.5}\text{Ga}_{0.5}\text{N}/\text{SiC}$ HBT.
Chapter 5. AlGaN/SiC HBTs featuring AlN/GaN Superlattice Emitter

cates the evidence that the increased carrier concentrations in p-SiC base contributed to the reduced emitter injection efficiency, i.e., recombination at the heterojunction via interface states, suggesting that further reduction of interface states at AlGaN/SiC heterojunction is necessary to improve the current gain.

5.5.4 Carrier Injection Investigated by Electroluminescence

To discuss the current transport mechanism in GaN/SiC heterojunction, electroluminescence (EL) of the HBTs was investigated. EL from Al$_{0.4}$Ga$_{0.6}$N/SiC HBTs and Al$_{0.5}$Ga$_{0.5}$N/SiC HBTs during the operation in active region at the base current of 1 mA are shown in Fig. 5.16 (a) and (b). Yellow EL was observed from Al$_{0.4}$Ga$_{0.6}$N/SiC HBTs, whereas blue EL was observed from Al$_{0.5}$Ga$_{0.5}$N/SiC HBTs. This indicates a different current transport mechanism is dominant in the heterojunction.

In Al$_{0.4}$Ga$_{0.6}$N/SiC HBTs that have type-II band alignment, there is a potential barrier to electron injection from n-AlGaN to p-SiC so that most electrons are forced to recombine at n-AlGaN/n-SiC interface. Thus, the yellow EL from Al$_{0.4}$Ga$_{0.6}$N/SiC HBTs may be associated with the recombination at n-AlGaN/n-SiC (see Fig. 5.17). On the other hand, Al$_{0.5}$Ga$_{0.5}$N/SiC HBTs, which have type-I band alignment, have no potential barrier to electron injection so that most electrons pass through n-AlGaN/n-SiC interface and they may recombine in n-SiC spacer or p-SiC base. It was reported that the luminescence associated with p$^+$-SiC is dark red [19], whereas the luminescence associated with n$^-$-SiC is typically blue. Thus, the blue EL from Al$_{0.5}$Ga$_{0.5}$N/SiC HBTs indicates the recombination in n$^-$-SiC spacer region.

5.5.5 Effect of n-SiC Spacer Layer and p-SiC Base Width

In high temperature characteristics, it was suggested that main bottleneck in limiting the current gain is interface recombination at AlGaN/SiC heterojunction. To solve this issue, we investigated the impact of n-SiC spacer width. The function of the n-SiC spacer layer is illustrated in Fig. 5.18. Without n-SiC spacer, some of the injected carriers from n-AlGaN to p-SiC can be trapped at the interface states in AlGaN/SiC heterojunction. These trapped carriers can recombine with the holes supplied from p-SiC, resulting in the large recombination. With n$^-$-SiC spacer between n-AlGaN and p-SiC, although some injected electrons can be trapped at the AlGaN/SiC interface, the number of holes that contribute to the recombination can be reduced since the energy gap between valence band maximum and quasi-Fermi level $E_{\text{FP}}$ becomes larger, resulting in lower recombination and thereby higher current gain. In this study, we investigated the spacer thickness of 50, 100, and 200 nm. For the 200 nm-thick n-SiC spacer, HBTs with the base thickness of 500 nm and 250 nm are fabricated. Fig. 5.19 shows the Gummel plot and common-emitter $I_C$-$V_{CE}$ characteristics of AlGaN/SiC HBTs with 50 nm- and 200 nm-thick n-SiC spacer. Although the current gain
5.5. AlGaN/SiC HBTs

Figure 5.16: Common-emitter $I_C$-$V_{CE}$ characteristics of (a) $\text{Al}_{0.4}\text{Ga}_{0.6}\text{N}$/SiC HBTs and (b) $\text{Al}_{0.5}\text{Ga}_{0.5}\text{N}$/SiC HBTs. The inset shows EL during the operation at the base current of 1 mA.

Figure 5.17: Schematic band diagrams and corresponding EL of $n$-GaN/$p$-SiC and $n$-$\text{Al}_{0.5}\text{Ga}_{0.5}\text{N}$/p-SiC.
Figure 5.18: Function of the n-SiC spacer layer in AlGaN/SiC HBTs. With n-SiC spacer between n-AlGaN and p-SiC, although some injected electrons can be trapped at the AlGaN/SiC interface, the number of holes that contribute to the recombination can be reduced since the energy gap between valence band maximum and quasi-Fermi level $E_{fP}$ becomes larger.

Figure 5.19: Gummel plot and common-emitter $I_C$-$V_{CE}$ characteristics of AlGaN/SiC HBTs with 50 nm- and 200 nm-thick n-SiC spacer. Although the current gain was 2.7 with 50 nm-thick n-SiC spacer, the current gain was improved to 4.2 by utilizing 200 nm-thick n-SiC spacer.
was 2.7 with 50 nm-thick n-SiC spacer, the current gain was improved to 4.2 by utilizing 200 nm-thick n-SiC spacer. It should be noted that the current gain showed a tendency that it increased with n-SiC spacer thickness, indicating that the implementing of n-SiC spacer is effective to suppress the interface recombination at the AlGaN/SiC heterojunction.

We also note that in the case of HBTs with 200 nm-thick n-SiC spacer, the current gain was significantly improved by utilizing 250 nm-thick p-SiC base. Fig. 5.20 shows the Gummel plot and common-emitter $I_C-V_{CE}$ characteristics of AlGaN/SiC HBTs with 500nm- and 250 nm-thick p-SiC base. As shown in Fig. 5.20, the base current in Gummel plot was suppressed due to the reduced bulk recombination by a short base, resulting in a maximum current gain of 13, which is 3 times higher current gain compared with the case of base thickness of 500 nm. In other words, it turned out that the suppression of recombination current in p-SiC base also plays an important role limiting current gain in the HBTs, although we have focused on the reduction of interface recombination.

5.5.6 Discussion

Here, common-emitter current gain $\beta$ is expressed as:

$$\beta = \frac{\alpha}{1 - \alpha}$$

and common-base current gain $\alpha$ is expressed as the product of emitter injection efficiency $\gamma$ and base transport factor $\alpha_T$:

$$\alpha = \gamma \times \alpha_T$$

$$\gamma = 1 - \frac{D_{pE}W_Bp_E}{D_{nB}L_{pE}n_B} \cdot \exp\left(\frac{-\Delta E_g}{kT}\right)$$

$$\alpha_T = \frac{1}{\cosh\left(\frac{W_B}{L_{nB}}\right)} \sim 1 - \frac{1}{2}\left(\frac{W_B}{L_{nB}}\right)^2 \left(\cosh\left(\frac{W_B}{L_{nB}}\right) = 1 + \frac{1}{2}\left(\frac{W_B}{L_{nB}}\right)^2 \text{ when } \frac{W_B}{L_{nB}} \ll 1\right)$$

where $D_{pE}$ diffusion coefficient of holes in n-emitter, $D_{nB}$ diffusion coefficient of electron in p-base, $W_B$ base width, $L_{pE}$ diffusion length of hole, $p_E$ minority carrier concentration in equilibrium within the n-emitter, $n_B$ minority carrier concentration in equilibrium within the p-base.

Using these equations and the results $\beta = 4.2 \ (\alpha \sim 0.808)$ for 500 nm-base HBTs and $\beta = 13 \ (\alpha \sim 0.929)$ for 250 nm-base HBTs and, $\gamma$ and $\alpha_T$ are estimated to be 0.907 and 0.901 for 500 nm-base HBTs and 0.953 and 0.975 for 250 nm-base HBTs, respectively.

As shown in Table 5.5, base transport factor was significantly improved by utilizing 250 nm-thick base. Emitter injection efficiency was also improved as well, so that the
Figure 5.20: Gummel plot and common-emitter $I_C$-$V_{CE}$ characteristics of AlGaN/SiC HBTs with 500 nm- and 250 nm-thick p-SiC base. A maximum current gain of 13 was obtained.

Table 5.5: Common-emitter current gain ($\beta$), common-base current gain ($\alpha$), and calculated emitter injection efficiency ($\gamma$) and base transport factor ($\alpha_T$) of AlGaN/SiC HBTs with base thickness of 500 nm and 250 nm.

<table>
<thead>
<tr>
<th>Base Width</th>
<th>$\beta$</th>
<th>$\alpha$</th>
<th>$\gamma$</th>
<th>$\alpha_T$</th>
</tr>
</thead>
<tbody>
<tr>
<td>500 nm</td>
<td>4.2</td>
<td>0.808</td>
<td>0.907</td>
<td>0.901</td>
</tr>
<tr>
<td>250 nm</td>
<td>13</td>
<td>0.929</td>
<td>0.953</td>
<td>0.975</td>
</tr>
</tbody>
</table>
5.6 Atomic Control of AlGaN/SiC Heterojunction and Its Impact on HBT

5.6.1 Motivation

In the previous section, we investigated the utilization of AlGaN emitter featuring AlN/GaN superlattice and optimization of n-SiC spacer and p-SiC base width. With these efforts, we have successfully demonstrated the band offset control of AlGaN/SiC and operation with common-emitter current gain of $\beta \sim 13$. However, the further improvement of current gain is necessary to meet practical requirements.

One of the factors limiting the current gain is the chemical valence mismatch at AlGaN/SiC. This heterojunction, where the materials with different valency (SiC: IV-IV, III-N: III-IV) form the heterojunction, is referred to as heterovalent heterojunction and there are electron-excess or electron-deficient bonds at the interface [32], e.g. Si-N bonds and Al-C bonds can be formed at AlN/SiC [33]. In AlGaN/SiC(0001)$_{Si}$ heterojunction, Si-N bonds are preferentially formed. Each Si-N bond has an excess electron so that there is a donor-like charge accumulation at the interface, affecting the electronic properties. Since no charge states would be preferable from the viewpoint of electron injection efficiency in AlGaN/SiC HBTs, it is important to compensate the charge balance and realize neutralized interface by introducing electron-deficient bonds, e.g. Al-C. However, there have been no experimental reports concerning such atomic control of the interface.

In this study, we conduct the atomic control of AlGaN/SiC heterointerface toward high-current-gain AlGaN/SiC HBTs. To compensate the charge states at the AlGaN/SiC, we investigate C pre-irradiation prior to the growth. This aims at the formation of the mixed interface with Si-N and Al-C, which is reported to be most favorable atomic arrangements with no charge states [32], as illustrated in Fig. 5.22. For comparison, Si pre-irradiation is also investigated. The correlation between various pre-irradiation and HBT performance is presented in this paper.
Figure 5.21: Summary of fabricated HBT with different n-SiC spacer and p-SiC base thickness.

Figure 5.22: Schematic illustration of bond configuration of Al(Ga)N/SiC heterojunction grown on (a) SiC(0001)Si-face (b) SiC(0001)Si-face with C-adsorbed layer.
5.6.2 Device Fabrication

Fig. 5.23 shows a schematic cross section of a fabricated AlGaN/SiC HBT and AlN/SiC HBT (will be discussed in the next section). We used n-type 4H-SiC (0001) 8° off-axis Si-face substrates. N⁺-SiC substrates with a N-doped n⁻-SiC collector layer (10 µm, \( N_d = 5 \times 10^{15} \text{ cm}^{-3} \)), an Al-doped p⁺-SiC base layer (0.5 µm, \( N_a = 1 \times 10^{18} \text{ cm}^{-3} \)), and an n⁻-SiC spacer layer (0.05 µm, \( N_d = 1 \times 10^{16} \text{ cm}^{-3} \)) were prepared by chemical vapor deposition. III nitride (III-N) layers were then grown by plasma-assisted molecular beam epitaxy (MBE). Prior to the growth, C or Si pre-irradiation was performed using current-controlled sublimation cell. Deposition of these atoms was monitored by in-situ RHEED system. Before pre-irradiation, SiC surface showed \( \sqrt{3} \times \sqrt{3} \text{ R30°} \) pattern which suggests O-contamination free. Deposition of 1 ML of C or Si atoms are determined when the \( \sqrt{3} \times \sqrt{3} \text{ R30°} \) pattern changed to 1\( \times \)1 pattern (see Fig. 5.24). Using the deposition rate calibrated above, 1/3, 2/3, or 1 ML C- or Si-deposited surface are prepared. Then a Si-doped n-quasi-AlGaN (100 nm, \( N_d \sim 5 \times 10^{18} \text{ cm}^{-3} \), stack of AlN(0.6 nm)/GaN (0.6 nm) short-period super-lattice), followed by a Si-doped n⁺-GaN contact layer (200 nm, \( N_d = 2 \times 10^{19} \text{ cm}^{-3} \)) were grown for AlGaN/SiC HBTs, whereas a Si-doped n-AlN (80 nm, \([\text{Si}] = 2 \times 10^{19} \text{ cm}^{-3} \)) followed by n⁺-GaN contact layer were grown for AlN/SiC HBTs. AlGaN/SiC HBT without any pre-irradiation and with initial Al, Ga pre-irradiation are fabricated as a reference.

Double-mesa HBTs were fabricated using reactive ion etching (RIE) with a deposited SiO₂ mask. Multilayer Ti/Al/Ni were deposited onto the n-GaN and p-SiC surface and they were sintered in Ar at 600°C.

5.6.3 Impact of Al, Ga Pre-Irradiation on AlGaN/SiC HBT Performance

Fig. 5.25 (a) shows common-emitter current gains of reference HBTs as a function of collector current. Reference HBTs shown in Fig. 5.25 (a) showed a peak current gain of 5.1. HBTs grown by Ga or Al pre-irradiation showed slightly higher current gain of 5.4 and 5.5, respectively. The improvement of current gain may be attributed to the change of initial growth mode of AlGaN on SiC. It is reported that reduced-defect-density AlN can be grown in the presence of Ga since it works as a surfactant during AlN growth [34]. Since we started the quasi-AlGaN growth with AlN, such growth mode change can contribute to the improvement of current gain. As for Al pre-irradiation, we speculate that it contributed to the different interface compositions (i.e. Al-rich), which affected the growth mode and current gain.
Figure 5.23: Schematic cross section of a fabricated AlGaN/SiC and AlN/SiC HBT.

Figure 5.24: RHEED pattern during Si or C sublimation. Before pre-irradiation, SiC surface showed $\sqrt{3} \times \sqrt{3}$ R30° pattern. Deposition of 1 ML of C or Si atoms are determined when the $\sqrt{3} \times \sqrt{3}$ R30° pattern changed to 1×1 pattern.
5.6. Atomic Control of AlGaN/SiC Heterojunction and Its Impact on HBT

![Graph](image)

**Figure 5.25:** Common-emitter current gains of HBTs as a function of collector current grown by various pre-irradiation (a) Ga and Al (b) C (c) Si.

![Graph](image)

**Figure 5.26:** Common-emitter $I_C-V_{CE}$ characteristics of $\text{Al}_{0.5}\text{Ga}_{0.5}\text{N}/\text{SiC}$ HBTs grown by (a) 2/3 ML C pre-irradiation (b) 1 ML C pre-irradiation.
5.6.4 Impact of Si, C Pre-Irradiation on AlGaN/SiC HBT Performance

Fig. 5.25 (b) shows common-emitter current gains of HBTs as a function of collector current grown by C pre-irradiation. HBTs grown by 1/3 ML C pre-irradiation did not show any significant difference with reference HBTs in the measured range, whereas HBTs grown by 2/3 ML C pre-irradiation showed improved current gain of 6.1, as shown in Fig. 5.26 (a). This result indicates that C pre-irradiation may form Al-C bonds (mixed interface with Si-N and Al-C) and compensate the charge states in AlGaN/SiC, resulting in an improved current gain. On the other hand, HBTs grown by 1 ML C pre-irradiation showed reduced current gain of 2.5, and common-emitter characteristics showed large forward voltage drop of 10V (Fig. 5.26 (b)). It is known that C can work as a deep acceptor in AlN so that this result suggests the deposition of 1 ML C contributed to the formation of highly resistive region associated with deep levels [35].

We have also conducted Si pre-irradiation prior to the growth. Fig. 5.25 (c) shows common-emitter current gains of HBTs as a function of collector current grown by Si pre-irradiation. HBTs grown by 1/3 ML Si pre-irradiation showed reduced current gain of 4.0, whereas HBTs grown by 2/3 ML and 1 ML Si pre-irradiation showed improved current gain of 6.3 and 6.2, respectively. This improvement may be associated with Si incorporation in epilayers during MBE growth. It is known that when the AlN layer is grown on SiC under the metal-rich condition, out-diffusion of Si from SiC surface occur and large amount of Si are incorporated in the epilayer [36]. It is also known that when the GaN/AlN stack layer is grown, accumulation of the Si is observed at the GaN/AlN interface since the Si out-diffusion may not occur in GaN [36]. In fact, we observed similar phenomena in our GaN/AlN stack grown under metal-rich condition (Si pre-irradiation was not used) (Fig. 5.27). Since the AlGaN/SiC heterojunction investigated in this study includes AlN/GaN superlattice structure, we assume that the 2/3 ML or 1 ML Si pre-irradiation contributed to more accumulation of Si near interface, resulting in the enhanced emitter injection efficiency. A summary of the current gain of the HBTs is shown in Fig. 5.28. Although significant improvement of current gain was not achieved, our initial results on atomic control of AlGaN/SiC heterojunction suggest the possibility of further improvement of current gain by optimizing deposition condition.

5.7 Operation of AlN/SiC HBTs

We also note that AlN/SiC HBTs are successfully fabricated and characterized. The use of AlN instead of AlGaN provides smaller lattice mismatch with SiC and larger conduction and valance band offset. Therefore higher current gain is expected due to the reduced defect
5.7. Operation of AlN/SiC HBTs

**Figure 5.27:** SIMS depth profile of Si in GaN/AlN stack structure grown under metal-rich condition (Si pre-irradiation was not used). Incorporation of large amount of Si in undoped-AlN and accumulation of Si at the GaN/AlN interface were observed.

**Figure 5.28:** A summary of the current gain of the HBTs grown by various pre-irradiation investigated in this study.
density at the interface and stronger confinement of holes.\footnote{one may think that large conduction band offset gives the potential spike at the interface and reduces the electron injection efficiency. However, our HBTs are designed as “power” transistor where high emitter/base doping ratio of 20 is employed, whereas “high-frequency” AlGaAs/GaAs HBT usually employs high base doping to reduce base resistance and thus low emitter/base doping ratio of < 0.1. Thus, depletion width in the AlN emitter is very small so that such potential spike becomes almost negligible.}

Fig. 5.29 shows the common-emitter $I_C - V_{CE}$ characteristics of the AlN/SiC HBT grown by 1/3 ML C pre-irradiation. A common-emitter mode operation without leakage was obtained, although large forward voltage drop was observed perhaps due to the low carrier concentration in AlN. A current gain of $\beta \sim 2.4$ was obtained whereas reference AlGaN/SiC HBT grown by 1/3 ML C pre-irradiation showed $\beta \sim 3.6$. Although the higher current gain was not obtained probably due to the high series resistance of AlN emitter, which was indicated in a Gummel plot shown in Fig. 5.29, the operation of AlN/SiC HBT indicates their future possibility, taking account such potential advantage as smaller lattice mismatch with SiC and sufficient valence band offsets.

\section*{5.8 Summary}

We proposed here AlGaN/SiC HBTs with AlN/GaN short-period superlattice widegap emitter. We have started by investigating the crystal quality of MBE-grown quasi-AlGaN on off-axis SiC. Although quasi-AlGaN layer grown on off-axis SiC showed step bunching due to the large off-angle of the substrates, it showed adequate structural and electronic properties as the emitter of the HBTs revealed by XRD, TEM, CL analysis and Hall effect measurement.

Then we investigated the impact of Al composition on the electronic properties of AlGaN/SiC heterojunction and HBTs. By utilizing Al composition of over 0.5, we successfully demonstrated bandgap engineering in AlGaN/SiC and suppressed the tunneling current via interface traps in AlGaN/SiC heterojunction, resulting in the first common-emitter mode operation ($\beta \sim 2.7$) in the HBTs. The improvement of electron injection efficiency was also indicated by the change of electroluminescence (EL), where yellow EL was observed in Al$_x$Ga$_{1-x}$N/SiC HBTs with $x > 0.5$ and blue EL was observed in HBTs with $x > 0.5$.

Toward further improvement of current gain, we also investigated the effect of n$^-$-SiC spacer between n-AlGaN and p-SiC, and p-SiC base width. By utilizing 200 nm-thick n-SiC spacer and 250 nm-thick p-SiC base layer, we achieved improved current gain of 13 due to the reduced interface and bulk recombination.

Toward high-current-gain AlGaN/SiC HBTs, atomic control of AlGaN/SiC heterointerface is conducted. We conducted C pre-irradiation prior to the AlGaN growth on SiC to
5.8. Summary

Figure 5.29: Common-emitter $I_C$-$V_{CE}$ characteristics and a Gummel plot of AlN/SiC HBTs grown by 1/3 ML C pre-irradiation.

Figure 5.30: Evolution of III-N/SiC HBTs investigated in this study. In 2006, a current gain was as low as 0.0001. With the techniques described in this thesis, a maximum current gain of 13 was achieved.
Table 5.6: Evolution of III-N/SiC HBTs investigated in this study.

<table>
<thead>
<tr>
<th>Generation</th>
<th>1st</th>
<th>2nd</th>
</tr>
</thead>
<tbody>
<tr>
<td>Emitter 1</td>
<td>GaN 500 nm</td>
<td>GaN 300 nm</td>
</tr>
<tr>
<td></td>
<td>$2 \times 10^{19} \text{cm}^{-3}$</td>
<td>$2 \times 10^{19} \text{cm}^{-3}$</td>
</tr>
<tr>
<td>Emitter 2</td>
<td>—</td>
<td>AlN 1–4.5 nm</td>
</tr>
<tr>
<td>Emitter 3</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Base</td>
<td>SiC 500 nm</td>
<td>SiC 500 nm</td>
</tr>
<tr>
<td></td>
<td>$5 \times 10^{19} \text{cm}^{-3}$, $1 \times 10^{18} \text{cm}^{-3}$</td>
<td>$1 \times 10^{18} \text{cm}^{-3}$</td>
</tr>
<tr>
<td>Collector</td>
<td>SiC 10 $\mu$m</td>
<td>SiC 10 $\mu$m</td>
</tr>
<tr>
<td></td>
<td>$5 \times 10^{15} \text{cm}^{-3}$</td>
<td>$5 \times 10^{15} \text{cm}^{-3}$</td>
</tr>
<tr>
<td>Current Gain</td>
<td>0.0001 – 0.03</td>
<td>0.1 – 0.2</td>
</tr>
<tr>
<td>$R_{\text{sp, on}}$</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>$V_{\text{CEO}}$</td>
<td>–</td>
<td>1020 V</td>
</tr>
<tr>
<td>Emitter Metal</td>
<td>Ti/Al/Ni</td>
<td>Ti/Al/Ni</td>
</tr>
<tr>
<td>Base Metal</td>
<td>Ti/Al/Ni</td>
<td>Pd</td>
</tr>
<tr>
<td>RTA Temperature</td>
<td>900°C</td>
<td>600°C</td>
</tr>
<tr>
<td>Ion Implantation</td>
<td>None</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Note: Base Doping, Polytype | AlN Spacer, N* Pre-Irradiation
**Table 5.7:** Evolution of III-N/SiC HBTs investigated in this study.

<table>
<thead>
<tr>
<th></th>
<th>3rd</th>
<th>4th</th>
<th>5th</th>
</tr>
</thead>
<tbody>
<tr>
<td>GaN 200 nm</td>
<td>GaN 200 nm</td>
<td>GaN 200 nm</td>
<td></td>
</tr>
<tr>
<td>$2 \times 10^{19}$ cm$^{-3}$</td>
<td>$2 \times 10^{19}$ cm$^{-3}$</td>
<td>$2 \times 10^{19}$ cm$^{-3}$</td>
<td></td>
</tr>
<tr>
<td>Quasi-AlGaN 100 nm</td>
<td>Quasi-AlGaN 100 nm</td>
<td>Quasi-AlGaN 100 nm or AlN 80 nm</td>
<td></td>
</tr>
<tr>
<td>$1 \times 10^{19}$ cm$^{-3}$</td>
<td>$1 \times 10^{19}$ cm$^{-3}$</td>
<td>$1 \times 10^{19}$ cm$^{-3}$</td>
<td></td>
</tr>
<tr>
<td>SiC 50 nm</td>
<td>SiC 50–200 nm</td>
<td>SiC 50 nm</td>
<td></td>
</tr>
<tr>
<td>$1 \times 10^{16}$ cm$^{-3}$</td>
<td>$1 \times 10^{16}$ cm$^{-3}$</td>
<td>$1 \times 10^{16}$ cm$^{-3}$</td>
<td></td>
</tr>
<tr>
<td>SiC 500 nm</td>
<td>SiC 250–500 nm</td>
<td>SiC 250 nm</td>
<td></td>
</tr>
<tr>
<td>$1 \times 10^{18}$ cm$^{-3}$</td>
<td>$1 \times 10^{18}$ cm$^{-3}$</td>
<td>$1 \times 10^{18}$ cm$^{-3}$</td>
<td></td>
</tr>
<tr>
<td>SiC 10 µm</td>
<td>SiC 10 µm</td>
<td>SiC 10 µm</td>
<td></td>
</tr>
<tr>
<td>$5 \times 10^{15}$ cm$^{-3}$</td>
<td>$5 \times 10^{15}$ cm$^{-3}$</td>
<td>$5 \times 10^{15}$ cm$^{-3}$</td>
<td></td>
</tr>
<tr>
<td>0.2–2.7</td>
<td>4.2–13</td>
<td>5.0–6.3</td>
<td></td>
</tr>
<tr>
<td>20–30 mΩcm$^2$</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>1040 V</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Ti/Al/Ni</td>
<td>Ti/Al/Ni</td>
<td>Ti/Al/Ni</td>
<td></td>
</tr>
<tr>
<td>Ti/Al/Ni</td>
<td>Ti/Al/Ni</td>
<td>Ti/Al/Ni</td>
<td></td>
</tr>
<tr>
<td>600°C</td>
<td>600°C</td>
<td>600°C</td>
<td></td>
</tr>
<tr>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>AlN/GaN Superlattice Emitter</td>
<td>Spacer &amp; Base Width</td>
<td>Si, C Pre-Irradiation, AlN Emitter</td>
<td></td>
</tr>
<tr>
<td>First Common-Emitter Operation</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
replace Si-N bonds (having excess electrons) at the interface with Al-C bonds (having excess holes), which may contribute to compensation of the charge states at the AlGaN/SiC. A maximum current gain obtained in this study was $\beta \sim 6.1$ in the HBTs with 2/3ML C pre-irradiation. We also conducted Si pre-irradiation for comparison. A maximum current gain $\beta$ of 6.2–6.3 was obtained in the HBTs with 2/3–1ML Si pre-irradiation due to the Si incorporation. Finally, we also demonstrated the operation of AlN/SiC HBTs with a current gain of $\beta \sim 2.4$.

References


Chapter 6

Conclusions

6.1 Conclusions

In this thesis, SiC-based bipolar junction transistors (BJTs) were intensively investigated toward advanced high-power and low-loss switching applications. To realize high performance BJTs, the author concentrated on the improvement of current gain that is one of the critical parameters determining the power loss in bipolar transistors. Design, growth, processing and characterization of SiC BJTs are investigated. Record-breaking current gain ($\beta > 250$) as well as record-high blocking voltage ($V_{CEO} > 17$ kV) were demonstrated in SiC BJTs. In addition, toward further improvement of current gain, an alternative device structure, III-N/SiC HBTs, were proposed as next-generation power switches. To develop high-current-gain HBTs, growth of III-N on SiC as well as control of electronic properties of III-N/SiC heterojunction were investigated. Fabrication process optimized for III-N/SiC HBTs was also established. With these efforts, the author demonstrated the first common-emitter-mode operation ($\beta > 10$) in AlGaN/SiC HBTs. The main conclusions obtained in the present study are summarized as follows.

In Chapter 2, utilization of cold-wall CVD was proposed to achieve relatively thin layer of 0.35–1.2 $\mu$m or very thin layer of 0.05–0.20 $\mu$m required for BJTs and HBTs. Its system configuration, high-temperature HCl gas etching prior to the growth, and growth procedure for SiC epitaxy were discussed. In addition, plasma-assisted molecular-beam epitaxy (MBE) was described to achieve low-temperature III-N heteroepitaxy with _in-situ_ monitoring. Such features as ultra-high vacuum system, _in-situ_ RHEED systems as well as _in-situ_ Ga deposition and desorption treatment prior to the growth, and growth procedure for III-N epitaxy were presented.

In Chapter 3, development of high-current-gain SiC BJTs was presented. To improve the current gain, the suppression of surface, interface, and bulk recombination as well as proper design of SiC BJTs were intensively investigated. The author proposed the concept of deep-level-reduction process to enhance the lifetime of p-SiC base and thus suppress the bulk recombination. Then 4H-SiC BJTs passivated by deposited oxides with various
post-deposition annealing processes were investigated to suppress the surface recombination. Using deposited oxides annealed in \( \text{N}_2\text{O} \) and NO, and \{1100\} sidewalls, the BJTs demonstrated a high current gain of 73–102 due to the reduced surface recombination, whereas BJTs having conventional thermally-grown oxides showed a current gain of 50. Toward further reduction of surface recombination, the effect of n-SiC surface passivation combined with high temperature HCl treatment on the current gain of 4H-SiC BJTs were also investigated. The BJTs with 1.0–1.5 kV blocking performance were realized by newly developed 11 \( \mu \)m-deep mesa edge termination technique based on Cl\(_2\)-based ICP etching with a deposited SiO\(_2\) mask.

Moreover, the effect of continuous epitaxy on the current gain of SiC BJTs was investigated to reduce the interface recombination. A record current gain of 257 at room temperature and 127 at 250°C were demonstrated in 4H-SiC BJTs on the (0001)Si-face, which is twice as large as the previous record gain. The results suggested that the surface passivation with deposited oxides annealed in NO, usage of \{1100\} sidewalls, and continuous epitaxial growth of the emitter-base junction, combined with deep-level-reduction process based on thermal oxidation dramatically improved the current gain. Toward further reduction of the surface recombination on the p-SiC base, the SiC (0001)C-face was utilized. The author demonstrated C-face BJTs showing the highest current gain of 439 among the SiC BJTs ever reported.

Finally, ultrahigh-voltage 4H-SiC BJTs with novel edge termination techniques referred to as space-modulated junction termination extension (SM-JTE) featuring two-zone-JTE and guard rings are reported. ON-state characteristics showed a current gain of 60 and \( R_{\text{sp, on}} \) of 242 m\( \Omega \)cm\(^2\) assuming current spreading, which is below the SiC unipolar limit. The author achieved an open-base blocking voltage of \( > 17 \) kV (measurement-system limit), which is the highest blocking voltage among any semiconductor switching devices.

In Chapter 4, growth, electrical characterization, and electroluminescence (EL) of GaN/SiC HBTs fabricated on SiC off-axis substrates were presented. The GaN layers grown on off-axis SiC showed step bunching due to the large off-angle of the substrates. It contributed to the annihilation of edge dislocations as revealed by XRD and TEM analysis. Hall-effect measurement showed the GaN layer has adequate electron mobility as well as carrier concentration, suggesting that the GaN on off-axis SiC substrate is applicable for the emitter of GaN/SiC HBTs.

Subsequently, the impact of base doping concentration and polytype of SiC (4H and 6H) on electronic properties of the GaN/SiC heterojunction and HBTs were investigated. By utilizing reduced doping of \( 1 \times 10^{18} \text{ cm}^{-3} \) instead of \( 1 \times 10^{19} \text{ cm}^{-3} \), tunneling current via interface traps was suppressed, resulting in significantly improved rectifying behavior in both the GaN/4H-SiC and GaN/6H-SiC heterojunction diodes. C-V characteristics revealed that the band lineup of GaN/SiC is type-II with a potential barrier of 0.76 eV for GaN/4H-SiC and 0.65 eV for GaN/6H-SiC, suggesting that GaN/6H-SiC is better for electron injection. The electron injection form the emitter to the base was confirmed by EL. In accordance
with diode characteristics, GaN/SiC HBTs showed an improved current gain by employing reduced base doping concentration and by utilizing 6H-SiC. A maximum common-base current gain of 0.01 and 0.03 was obtained on GaN/4H-SiC HBTs and GaN/6H-SiC HBTs, respectively, with base doping of $1 \times 10^{18}$ cm$^{-3}$.

Next, GaN/SiC HBTs with ultrathin (1–4.5 nm) AlN spacer layers at the n-GaN/p-SiC emitter junction were proposed in attempt to improve the electronic properties of GaN/SiC heterojunction. The insertion of AlN spacer is found to be promising in terms of electron injection efficiency due to the reduced potential barrier (0.54 eV) to electron injection and smaller recombination via interface traps. N$^*$ pre-irradiation prior to AlN growth was also investigated to control the electronic properties of GaN/AlN/SiC heterojunction. It was found that the potential barrier was further reduced to 0.46 eV by N$^*$ pre-irradiation. The HBT structure was fabricated with newly developed process featuring ion implantation and Pd ohmic contact to obtain low resistivity to the p-SiC base at as low as 600°C. With these efforts, a maximum common-base current gain of 0.1 was achieved in the GaN/AlN/SiC HBT with 1 nm-thick AlN layer without N$^*$ pre-irradiation and 0.2 in 2 nm-thick AlN layer with N$^*$ pre-irradiation.

In Chapter 5, the author proposed AlGaN/SiC HBTs with an AlN/GaN short-period superlattice widegap emitter to obtain better electronic properties in III-N/SiC heterojunction. Although quasi-AlGaN layers grown on off-axis SiC showed step bunching due to the large off-angle of the substrates, it showed adequate structural and electronic properties as the emitter of the HBTs as revealed by XRD, TEM analysis and Hall effect measurement. Then, the impact of Al composition on the electronic properties of AlGaN/SiC heterojunction and HBTs was investigated. By utilizing Al composition of over 0.5, the band offset control and suppression of tunneling current via interface traps in AlGaN/SiC heterojunction were realized, resulting in the first common-emitter mode operation ($\beta \approx 2.7$) in the HBTs. The improved electron injection efficiency was also indicated by EL. Toward further improvement of current gain, the effects of n$^-$-SiC spacer between n-AlGaN and p-SiC, and p-SiC base width were also investigated. By utilizing 200 nm-thick n-SiC spacer and 250 nm-thick p-SiC base layer, a maximum current gain of 13 was achieved due to the reduced interface and bulk recombination.

Finally, trials of atomic control of AlGaN/SiC heterointerface was conducted toward high-current-gain AlGaN/SiC HBTs. The results suggested that the interface states can be controlled by Si and C pre-irradiation prior to the AlGaN growth.

6.2 Future Outlook

Through this study, approaches for high-current-gain SiC BJTs and AlGaN/SiC HBTs were established. However, there are still remaining issues to be solved to improve the performance of SiC BJTs.
● Improvement of Current Gain in SiC BJTs:

In this work, high current gain was demonstrated in SiC BJTs. However, at low collector current, the current gain was lower than the peak gain, and collector current range which gave high current gain was limited. This indicates that the recombination currents derived from surface, interface, and bulk recombination are still present. Thus, further suppression of these recombination currents is necessary to provide higher current gain in a wide range of collector current. From the insights obtained through this work, optimization of surface passivation by low-doped n-SiC or utilization of C-face may be one of the solutions to reduce the surface recombination. For the bulk recombination, utilization of thinner base or modified deep-level-reduction process may be promising. Regarding the interface recombination, development of AlGaN/SiC HBT is a possible solution. Issues on the AlGaN/SiC HBT are addressed below.

● Improvement of Current Gain in AlGaN/SiC BJTs:

One of the bottlenecks limiting the current gain in AlGaN/SiC HBTs is interface recombination, so that further control of electronic properties of AlGaN/SiC interface is necessary. Possible components of the interface recombination includes (1) defects formed by lattice mismatch, (2) polytype mismatch, and (3) chemical valence mismatch. On non-polar faces such as (1100) and (1120), it is known that isopolytype 4H-AlN is coherently grown on 4H-SiC [1]. In addition, it is expected that there are no charge states at non-polar AlN/SiC since there is the same number of Si and C on the SiC surface, contributing to the formation of the same number of Si-N and Al-C bonds. Thus, lattice-matched, isopolytype, non-polar 4H-AlN/4H-SiC interface, where there is no defects caused by lattice and polytype mismatch, and no charge accumulation caused by chemical valence mismatch, can be achieved. With integrating the technologies developed for SiC BJTs, i.e. surface passivation technique and deep-level-reduction process proposed in this study, a much higher current gain beyond SiC BJTs is expected in the AlGaN/SiC HBTs.

● Reduction of ON-Resistance by Conductivity Modulation:

Conductivity modulation is promising to reduce the ON-resistance below the SiC unipolar limit. In 17 kV BJTs investigated in this study, the presence of conductivity modulation was confirmed. This may be attributed to the relatively high base doping and low collector doping. However, the origin is still unclear, so that further study to maximize the effect of conductivity modulation should be conducted.

Finally, the author sincerely hopes the production of high-current-gain SiC BJTs based on the technology developed in this study, which contribute to the ultra-low loss power switching and thus, high energy efficiency in the world.
References

Chapter 6. Conclusions
List of Publications

A. Full Length Papers and Letters

BJT

1. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Improvement of Current Gain in 4H-SiC BJTs by Surface Passivation With Deposited Oxides Nitrided in N_2O or NO,”

2. (IEEE Kansai Section Student Paper Award)
Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“4H-SiC BJTs with Record Current Gains of 257 on (0001) and 335 on (000̅1),”

3. Hiroki Miyake, Takafumi Okuda, Hiroki Niwa, Tsunenobu Kimoto, and Jun Suda,
“17 kV 4H-SiC BJTs with Space-Modulated Junction Termination Extension,”
to be submitted to IEEE Electron Device Lett.

HBT

4. Jun Suda, Hiroki Miyake, Koichi Amari, Yuki Nakano, and Tsunenobu Kimoto,
“Systematic Investigation of c-Axis Tilt in GaN and AlGaN Grown on Vicinal SiC(0001) Substrates,”

5. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Demonstration of Common-Emitter Operation in AlGaN/SiC Heterojunction Bipolar Transistors,”

6. Takafumi Okuda, Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Current Transport Properties of Quasi-Al_xGa_{1-x}N/SiC Heterojunction Bipolar Transistors with Various Band Discontinuities,”
Jpn. J. Appl. Phys., in press
7. Hiroki Miyake, Koichi Amari, Tsunenobu Kimoto, and Jun Suda,
   “Growth, Electrical Characterization, and Electroluminescence of GaN/SiC Heterojunction Bipolar Transistors Fabricated on SiC Off-Axis Substrates,”
   to be submitted to J. Appl. Phys.

8. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “Effect of Ultrathin AlN Spacer on Electronic Properties of GaN/SiC Heterojunction Bipolar Transistors,”

9. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “SiC Heterojunction Bipolar Transistors featuring AlN/GaN Short-Period Superlattice Emitter,”

10. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “Investigation of Various Pre-Irradiation on Growth and Performance of AlGaN/SiC Heterojunction Bipolar Transistors,”
   to be submitted to Jpn. J. Appl. Phys.

B. Conference Proceedings

1. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “Improved Current Gain in GaN/SiC Heterojunction Bipolar Transistors by Insertion of Ultra-thin AlN Layer at Emitter-junction,”

2. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “SiC Heterojunction Bipolar Transistors with AlN/GaN Short-Period Superlattice Widegap Emitter,”

3. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “Improved Current Gain in 4H-SiC BJTs Passivated with Deposited Oxides Followed by Nitridation,”

4. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
   “4H-SiC Bipolar Junction Transistors with Record Current Gains of 257 on (0001) and 335 on (000-1),”
5. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Enhanced Current Gain (≥ 250) in 4H-SiC Bipolar Junction Transistors by A Deep-Level-Reduction Process,”

C. Papers Presented at International Conferences

1. Hiroki Miyake, Koichi Amari, Tsunenobu Kimoto and Jun Suda,
“Impact of Base Doping Concentration on Characteristics of n-GaN/p-SiC/n-SiC Heterojunction Bipolar Transistors,”
9th International Conference on Atomically Controlled Surfaces, Interfaces and Nanostructures (ACSIN-9), Tokyo, Japan, Nov. 2007.

2. Hiroki Miyake, Tsunenobu Kimoto and Jun Suda,
“Improved Current Gain in GaN/SiC Heterojunction Bipolar Transistors by Insertion of Ultra-thin AlN Layer at Emitter-junction,”

3. (Student Paper Award) Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Demonstration of Common-Emitter Mode Operation in AlGaN/SiC Heterojunction Bipolar Transistors,”

4. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Demonstration of SiC Heterojunction Bipolar Transistors with AlN/GaN Short-Period Superlattice Widegap Emitter,”
67th IEEE Device Research Conference (DRC), University Park, Pennsylvania, USA, June 2009.

5. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“SiC Heterojunction Bipolar Transistors with AlN/GaN Short-Period Superlattice Widegap Emitter,”

6. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,
“Improved Current Gain in 4H-SiC BJTs Passivated with Deposited Oxides Followed by Nitridation,”
7. Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,

“III-N/SiC Heterojunction Bipolar Transistors with the AlN/GaN Superlattice Emitter Grown by Plasma-Assisted Molecular Beam Epitaxy, ”

8. Hiroki Miyake,

“Can we realize high-current-gain transistors using III-N/SiC heterovalent heterojunctions ?”
3rd HOPE Meeting, Tokyo, Japan, Mar. 2011.

9. (Charitat Award) Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,

“4H-SiC Bipolar Junction Transistors with Record Current Gains of 257 on (0001) and 335 on (000-1), ”
23rd IEEE International Symposium on Power Semiconductor Devices & ICs (ISPSD), San Diego, California, USA, May 2011.

10. (Invited) Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,

“Enhanced Current Gain ( > 250) in 4H-SiC Bipolar Junction Transistors by A Deep-Level-Reduction Process,”
2011 International Conference on Silicon Carbide and Related Materials (ICSCRM), Cleveland, Ohio, USA, Sept. 2011.

11. Takafumi Okuda, Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,

“Current Transport Characteristics of Quasi-Al$_x$Ga$_{1-x}$N/SiC Heterojunction Bipolar Transistors with Various Band Discontinuities,”

12. (Keynote Lecture) Jun Suda, Hiroki Miyake, and Tsunenobu Kimoto,

“Improvement of Current Gain in 4H-SiC Bipolar Junction Transistors,”

D. Papers Presented at Domestic Conferences (Selected)

1. (JSAP Paper Award) Hiroki Miyake, Tsunenobu Kimoto, and Jun Suda,

“Demonstration of Common-Emitter Mode Operation in AlGaN/SiC Heterojunction Bipolar Transistors ”,


E. Related Articles