ダウンロード数: 42
このアイテムのファイル:
ファイル | 記述 | サイズ | フォーマット | |
---|---|---|---|---|
mfeku_54_2_105.pdf | 771.9 kB | Adobe PDF | 見る/開く |
完全メタデータレコード
DCフィールド | 値 | 言語 |
---|---|---|
dc.contributor.author | ZHAO, Hui | en |
dc.contributor.author | YUAN, Xiao Kang | en |
dc.contributor.author | SATO, Toru | en |
dc.contributor.author | KIMURA, Iwane | en |
dc.date.accessioned | 2023-03-28T09:09:10Z | - |
dc.date.available | 2023-03-28T09:09:10Z | - |
dc.date.issued | 1992-04-30 | - |
dc.identifier.uri | http://hdl.handle.net/2433/281453 | - |
dc.description.abstract | The Viterbi algorithm is a well-established technique for channel and source decoding in high performance digital communication systems. However, excessive time consumption makes it difficult to design an efficient highspeed decoder for practical application. The central unit of a Viterbi decoder is a data-dependent feedback loop which performs an add-compare-select (ACS) operation. This nonlinear recurrence is the bottleneck for a high-speed parallel implementation. This paper describes the implementation of parallel Viterbi algorithm by multi-microprocessors. Internal computations are performed in a parallel fashion. The use of microprocessors allows low-cost implementation with moderate complexity. An organization network, separate memory blocks and programs provide proper operation. For a fixed processing speed of given hardware parallel Viterbi decoding allows a linear speed up in the throughput rate by a linear increase in hardware complexity. | en |
dc.language.iso | eng | - |
dc.publisher | Faculty of Engineering, Kyoto University | en |
dc.publisher.alternative | 京都大学工学部 | ja |
dc.subject.ndc | 500 | - |
dc.title | Parallel Viterbi Decoding Implementation by Multi-microprocessors | en |
dc.type | departmental bulletin paper | - |
dc.type.niitype | Departmental Bulletin Paper | - |
dc.identifier.ncid | AA00732503 | - |
dc.identifier.jtitle | Memoirs of the Faculty of Engineering, Kyoto University | en |
dc.identifier.volume | 54 | - |
dc.identifier.issue | 2 | - |
dc.identifier.spage | 105 | - |
dc.identifier.epage | 118 | - |
dc.textversion | publisher | - |
dc.sortkey | 05 | - |
dc.address | Department of Electrical Engineering II, Faculty of Engineering Kyoto University | en |
dc.address | Shanghai Research Institute of Radio Equipment, Ministry of Aerospace Industry | en |
dc.address | Department of Electrical Engineering II, Faculty of Engineering Kyoto University | en |
dc.address | Department of Electrical Engineering II, Faculty of Engineering Kyoto University | en |
dcterms.accessRights | open access | - |
dc.identifier.pissn | 0023-6063 | - |
出現コレクション: | Vol.54 Part 2 |
このリポジトリに保管されているアイテムはすべて著作権により保護されています。