このアイテムのアクセス数: 8
このアイテムのファイル:
ファイル | 記述 | サイズ | フォーマット | |
---|---|---|---|---|
5.0254971.pdf | 5.49 MB | Adobe PDF | 見る/開く |
完全メタデータレコード
DCフィールド | 値 | 言語 |
---|---|---|
dc.contributor.author | Maeda, Noriyuki | en |
dc.contributor.author | Kaneko, Mitsuaki | en |
dc.contributor.author | Tanaka, Hajime | en |
dc.contributor.author | Kimoto, Tsunenobu | en |
dc.contributor.alternative | 金子, 光顕 | ja |
dc.contributor.alternative | 木本, 恒暢 | ja |
dc.date.accessioned | 2025-06-05T02:28:51Z | - |
dc.date.available | 2025-06-05T02:28:51Z | - |
dc.date.issued | 2025-04-23 | - |
dc.identifier.uri | http://hdl.handle.net/2433/294537 | - |
dc.description.abstract | A device model of silicon carbide (SiC) p- and n-channel junction field-effect transistors (JFETs) applicable in a high-temperature range was constructed, and the validity of the model was evaluated in Simulation Program with Integrated Circuit Emphasis (SPICE) simulations. The constructed device model well reproduced the electrical characteristics of the JFETs fabricated in our previous study over a wide temperature range from room temperature to 573 K. Furthermore, the static and dynamic characteristics of a SiC complementary JFET inverter were simulated with the constructed device model, and the temperature dependence of the logic threshold voltage showed good agreement, where the differences between the measurements and calculations were as small as 0.05 V. | en |
dc.language.iso | eng | - |
dc.publisher | AIP Publishing | en |
dc.rights | © 2025 Author(s). | en |
dc.rights | All article content, except where otherwise noted, is licensed under a Creative Commons Attribution-NonCommercialNoDerivs 4.0 International (CC BY-NC-ND) license (https://creativecommons.org/licenses/by-nc-nd/4.0/). | en |
dc.rights.uri | https://creativecommons.org/licenses/by-nc-nd/4.0/ | - |
dc.title | First-order SPICE modeling of SiC p- and n-channel side-gate JFETs toward high-temperature complementary JFET ICs | en |
dc.type | journal article | - |
dc.type.niitype | Journal Article | - |
dc.identifier.jtitle | APL Electronic Devices | en |
dc.identifier.volume | 1 | - |
dc.identifier.issue | 2 | - |
dc.relation.doi | 10.1063/5.0254971 | - |
dc.textversion | publisher | - |
dc.identifier.artnum | 026110 | - |
dc.relation.url | https://pubs.aip.org/aip/aed/article-pdf/doi/10.1063/5.0254971/20499566/026110_1_5.0254971.pdf | - |
dcterms.accessRights | open access | - |
dc.identifier.eissn | 2995-8423 | - |
出現コレクション: | 学術雑誌掲載論文等 |

このアイテムは次のライセンスが設定されています: クリエイティブ・コモンズ・ライセンス